Fast Time-Parallel C-based Event-Driven RTL Simulation

被引:0
作者
Ahmad, Tariq Bashir [1 ]
Ciesielski, Maciej [1 ]
机构
[1] Univ Massachusetts, ECE Dept, Amherst, MA 01003 USA
来源
PROCEEDINGS OF THE 2014 IEEE 17TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS) | 2014年
关键词
Simulation; Verfication; RTL; Verilog; ESL; C; SystemC; Testbench;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Simulation of the RTL model is one of the first and mandatory steps of the design verification flow. Such a simulation needs to be repeated often due to the changing nature of the design in its early development stages and after consecutive bug fixing. Despite its relatively high level of abstraction, RTL simulation is a very time consuming process, often requiring nightly or week-long regression runs. In this work, we propose an original approach to accelerating RTL simulation that leverages parallelism offered by multi-core machines. However, in contrast to traditional, parallel distributed RTL simulation, the proposed method accelerates RTL simulation in temporal domain by dividing the entire simulation run into independent simulation slices, each to be run on a separate core. It is combined with fast simulation model at ESL level that provides the required initial state for each independent simulation slice. The paper describes the basic idea of the method and provides some initial experimental results showing its effectiveness in improving RTL simulation performance in an automated way.
引用
收藏
页码:71 / 76
页数:6
相关论文
共 9 条
[1]  
Browy Chris, 2012, PARALLEL LOGIC SIMUL
[2]  
Chen W., 2011, ACM T MULTIM COMPUT, P1
[3]  
Daemen J., 1998, P 1 ADV ENCR STAND C
[4]  
Dworkin M., 2001, NISTSP80038A
[5]   PARALLEL DISCRETE EVENT SIMULATION [J].
FUJIMOTO, RM .
COMMUNICATIONS OF THE ACM, 1990, 33 (10) :30-53
[6]   MULTES: Multilevel Temporal-Parallel Event-Driven Simulation [J].
Kim, Dusung ;
Ciesielski, Maciej ;
Yang, Seiyang .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (06) :845-857
[7]  
Lam W.K., 2005, HARDWARE DESIGN VERI
[8]  
Snyder Wilson., 2007, VERILATOR
[9]  
Wisniewski R., DESDES 2001