A Novel TDMA-Based Fault Tolerance Technique for the TSVs in 3D-ICs Using Honeycomb Topology

被引:53
作者
Ni, Tianming [1 ]
Yang, Zhao [2 ]
Chang, Hao [3 ]
Zhang, Xiaoqiang [1 ]
Lu, Lin [1 ]
Yan, Aibin [4 ]
Huang, Zhengfeng [2 ]
Wen, Xiaoqing [5 ,6 ]
机构
[1] Anhui Polytech Univ, Coll Elect Engn, Key Lab Adv Percept & Intelligent Control High En, Minist Educ, Wuhu 241000, Anhui, Peoples R China
[2] Hefei Univ Technol, Sch Elect Sci & Appl Phys, Hefei 230000, Anhui, Peoples R China
[3] Anhui Univ Finance & Econ, Dept Comp Sci & Technol, Bengbu 230000, Anhui, Peoples R China
[4] Anhui Univ, Sch Comp Sci & Technol, Hefei 230000, Anhui, Peoples R China
[5] Kyushu Inst Technol, Dept Creat Informat, Fukuoka 8208502, Japan
[6] Kyushu Inst Technol, Grad Sch Comp Sci & Syst Engn, Fukuoka 8208502, Japan
基金
中国国家自然科学基金;
关键词
Through-silicon vias; Maintenance engineering; Topology; Time division multiple access; Fault tolerance; Fault tolerant systems; Routing; 3D-ICs; through-silicon-via (TSV); yield; fault tolerance; time division multiplexing access (TDMA); THROUGH-SILICON; PREBOND; DESIGN; REPAIR;
D O I
10.1109/TETC.2020.2969237
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Through-silicon-vias (TSVs) are prone to defects during the manufacturing process, which pose yield challenges for three dimensional integrated circuits (3D-ICs). The area per TSV is too great to be ignored, and in order to not use any redundant TSVs, a chain-type time division multiplexing access (TDMA)-based fault tolerance technique is proposed. However, a double-TSV structure is used per group, resulting in a significant TSV hardware overhead under a given large-scaled circuit design. Furthermore, it is impossible for the chain-TDMA scheme to plan the rerouting path for the right-hand-most TSV per group, resulting in a decrease in the repair rate per TSV group as well as in the whole TSV yield. In the proposed technique, we bundle six TSVs per group in a honeycomb pattern and the TSVs on the edges are connected to each other, enhancing the repair rate per group as well as the whole TSV yield. Subsequently, an architecture based on the proposed technique is designed, evaluated, and validated on logic-on-logic 3D IWLS'05 benchmark circuits using 45 nm TSMC technology. The proposed technique is found to reduce the area overhead by 87.95-90.42 percent, compared to the chain-TDMA scheme, which results in a yield of 96.90-99.09 percent.
引用
收藏
页码:724 / 734
页数:11
相关论文
共 7 条
  • [1] A N:1 Single-Channel TDMA Fault-Tolerant Technique for TSVs in 3D-ICs
    Liang, Huaguo
    Li, Danqing
    Yang, Zhao
    Ni, Tianming
    Huang, Zhengfeng
    Jiang, Cuiyun
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [2] A Cost-Effective Fault Tolerance Technique for Functional TSV in 3-D ICs
    Reddy, Raviteja P.
    Acharyya, Amit
    Khursheed, Saqib
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (07) : 2071 - 2080
  • [3] An Efficient Fault Tolerance Technique for Through-Silicon-Vias in 3-D ICs
    Benabdeladhim, Mohamed
    Zayer, Fakhreddine
    Dghais, Wael
    Hamdi, Belgacem
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2018, 9 (07) : 264 - 270
  • [4] Voltage Skew-Based Test Technique for Pre-Bond TSVs in 3-D ICs
    Liu, Jun
    Chen, Zhi
    Chen, Tian
    Wu, Xi
    Liang, Huaguo
    Yuan, Xiaohui
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (08) : 3930 - 3934
  • [5] Online Fault Tolerance Technique for TSV-Based 3-D-IC
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1567 - 1571
  • [6] Co-optimization of fault tolerance, wirelength and temperature mitigation in TSV-based 3D ICs
    Zhao, Yi
    Khursheed, Saqib
    Al-Hashimi, Bashir M.
    Zhao, Zhiwen
    2016 IFIP/IEEE INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION (VLSI-SOC), 2016,
  • [7] TSV-Cluster Defect Tolerance Using Tree-Based Redundancy for Yield Improvement of 3-D ICs
    Maity, Dilip Kumar
    Roy, Surajit Kumar
    Giri, Chandan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2021, 40 (08) : 1500 - 1510