Design Methodologies for Low-Power 3-D ICs With Advanced Tier Partitioning

被引:10
作者
Jung, Moongon [1 ]
Song, Taigon [2 ]
Peng, Yarui [2 ]
Lim, Sung Kyu [2 ]
机构
[1] Intel, Intel Labs, Santa Clara, CA 95054 USA
[2] Georgia Inst Technol, Sch Elect & Comp Engn, Atlanta, GA 30332 USA
关键词
3-D integrated circuits; block folding; low power; physical design methods; ANALYTICAL PLACEMENT;
D O I
10.1109/TVLSI.2017.2670508
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low power is considered as the driving force for 3-D ICs, yet there have been few thorough design studies on how to reduce power in 3-D ICs. In this paper, we discuss computer-aided design techniques and design methodologies to reduce power consumption in 3-D IC designs using a commercial grade CPU core (OpenSPARC T2 core). To demonstrate power benefits in 3-D ICs, four design techniques are explored: 1) 3-D floorplanning; 2) metal layer usage control for intrablock-level routing; 3) dual-Vth design; and 4) functional unit block (FUB) folding. The benefits and challenges of multiple FUB folding are also discussed. Finally, the through-silicon via technology scaling impact on FUB folding and 3-D power benefit is examined. With the aforementioned methods combined, our 2-tier 3-D designs provide up to 52.3% reduced footprint, 27.9% shorter wirelength, 35.4% decreased buffer cell count, and 27.8% power reduction over the 2-D counterpart under the same performance.
引用
收藏
页码:2109 / 2117
页数:9
相关论文
共 13 条
[1]  
Black B, 2006, INT SYMP MICROARCH, P469
[2]  
Dae Hyun Kim, 2009, Proceedings of the 2009 IEEE/ACM International Conference on Computer-Aided Design (ICCAD 2009), P674
[3]  
Healy M. B., 2010, P IEEE CUST INT CIRC, P1
[4]   TSV-Aware Analytical Placement for 3-D IC Designs Based on a Novel Weighted-Average Wirelength Model [J].
Hsu, Meng-Kai ;
Balabanov, Valeriy ;
Chang, Yao-Wen .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) :497-509
[5]   8 Gb 3-D DDR3 DRAM Using Through-Silicon-Via Technology [J].
Kang, Uksong ;
Chung, Hoe-Ju ;
Heo, Seongmoo ;
Park, Duk-Ha ;
Lee, Hoon ;
Kim, Jin Ho ;
Ahn, Soon-Hong ;
Cha, Soo-Ho ;
Ahn, Jaesung ;
Kwon, DukMin ;
Lee, Jae-Wook ;
Joo, Han-Sung ;
Kim, Woo-Seop ;
Jang, Dong Hyeon ;
Kim, Nam Seog ;
Choi, Jung-Hwan ;
Chung, Tae-Gyeong ;
Yoo, Jei-Hwan ;
Choi, Joo Sun ;
Kim, Changhyun ;
Jun, Young-Hyun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (01) :111-119
[6]   Electrical Modeling and Characterization of Through Silicon via for Three-Dimensional ICs [J].
Katti, Guruprasad ;
Stucchi, Michele ;
De Meyer, Kristin ;
Dehaene, Wim .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (01) :256-262
[7]  
Kim DH, 2012, ASIA S PACIF DES AUT, P335, DOI 10.1109/ASPDAC.2012.6164969
[8]  
Kim DI, 2011, KOREAN J HERPETOLOGY, V3, P1
[9]   High-Density Through Silicon Vias for 3-D LSIs [J].
Koyanagi, Mitsumasa ;
Fukushima, Takafumi ;
Tanaka, Tetsu .
PROCEEDINGS OF THE IEEE, 2009, 97 (01) :49-59
[10]   An Analytical Placement Framework for 3-D ICs and Its Extension on Thermal Awareness [J].
Luo, Guojie ;
Shi, Yiyu ;
Cong, Jason .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) :510-523