On the potential of flush delay for characterization and test optimization

被引:2
作者
Thibeault, C [1 ]
机构
[1] Ecole Technol Super, Dept Elect Engn, Montreal, PQ H3C 1K3, Canada
来源
DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING | 2004年
关键词
sematech data; flush delay; yield; test optimization; characterization;
D O I
10.1109/DBT.2004.1408956
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores the potential of an IC speed estimate, called flush delay, for characterization and test optimization, using Sematech Project S-121 data as a test case. This exploration leads us to conclude that: 1) characterization based on flush delay is a very efficient way to compare test methods aimed to detect IC not meeting speed specifications due to process variations; 2) (design-verification) functional testing detection capability of such slow ICs is rather poor, confirming that running at-speed random patterns is not sufficient to guarantee detection; 3) (transient fault) delay testing effectiveness exponentially decreases as IC speed increases; 4) early IC rejection and the use of two test suites with a different ordering customized for specific flush delay ranges lead to a modest (but almost free) tester time gain.
引用
收藏
页码:55 / 60
页数:6
相关论文
共 9 条
[1]   An empirical study on the effects of test type ordering on overall test efficiency [J].
Butler, KM ;
Saxena, J .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :408-416
[2]   Multiple-parameter CMOS IC testing with increased sensitivity for IDDQ [J].
Keshavarzi, A ;
Roy, K ;
Sachdev, M ;
Hawkins, CF ;
Soumyanath, K ;
De, V .
INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, :1051-1059
[3]   High-frequency, at-speed scan testing [J].
Lin, XJ ;
Press, R ;
Rajski, J ;
Reuter, P ;
Rinderknecht, T ;
Swanson, B ;
Tamarapalli, N .
IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05) :17-25
[4]  
MAXWELL AH, 1992, TRANSFORMING ANTHR, V3, P4
[5]  
MCEUEN SD, 1992, J ELECTRON TEST, V3, P328
[6]   An experimental study comparing the relative effectiveness of functional, scan, IDDq and delay-fault testing [J].
Nigh, P ;
Needham, W ;
Butler, K ;
Maxwell, P ;
Aitken, R .
15TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1997, :459-464
[7]  
SABADE S, 2002, IEEE INT WORKSH DEF, P47
[8]  
SABADE S, 2003, IEEE INT WORKSH DEF, P59
[9]   Experimental results for slow-speed testing [J].
Tseng, CW ;
Li, J ;
McCluskey, EJ .
20TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2002, :37-42