A HIGH-PERFORMANCE ARCHITECTURE OF JPEG2000 ENCODER

被引:0
|
作者
Modrzyk, Damian [1 ]
Staworko, Michal
机构
[1] Evatronix SA, Integrated Circuits Dev Dept, Gliwice, Poland
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents hardware architecture of JPEG2000 encoder core, oriented for HD video broadcast and surveillance applications. Thanks to developed efficient 2-D DWT engine that is capable of computing four coefficients per clock cycle, and adopted two EBCOT TIER-1 modules, with smart switching of the channels, the maximum compression speed of 180 Msamples/s at 100 MHz, in lossy mode is achieved. The architecture is implemented in VHDL and synthesised for FPGA devices, and ASIC 0.13 pm CMOS technology. Performance simulations, conducted on a set of natural images and video sequences, have revealed that the encoder is capable of processing 1080p 4:4:4 signal with a speed of 30 frames per second. Additionally, an excellent quality of reconstructed images has been observed, with respect to the reference, software encoder.
引用
收藏
页码:569 / 573
页数:5
相关论文
共 50 条
  • [41] Novel architecture of EBC for JPEG2000
    Gautam, A
    Madhuri, AG
    Khandelwal, P
    Aditya, KP
    Desai, M
    Padma, K
    Dutt, M
    Bhatia, R
    19TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 2005, : 530 - 533
  • [42] An efficient architecture for JPEG2000 coprocessor
    Wu, BF
    Lin, CF
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2004, 50 (04) : 1183 - 1189
  • [43] LOW COST ARCHITECTURE FOR JPEG2000 ENCODER WITHOUT CODE-BLOCK MEMORY
    Lin, Tsung-Ta
    Chiang, Jen-Shiun
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 137 - 140
  • [44] A cycle-efficient sample-parallel EBCOT architecture for JPEG2000 encoder
    Xing, Z
    Ye, Y
    Xing, Q
    Tao, W
    Shen, HB
    PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON INTELLIGENT MULTIMEDIA, VIDEO AND SPEECH PROCESSING, 2004, : 386 - 389
  • [45] VLSI design of an efficient MQ encoder for JPEG2000
    Chen C.
    Liang Y.
    Zhang W.
    Bao N.
    Liu Y.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2018, 45 (03): : 74 - 79and90
  • [46] A hardware/software-concurrent JPEG2000 encoder
    Yen, WC
    Chen, AC
    Liu, PS
    Lin, YL
    2005 IEEE VLSI-TSA INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION & TEST (VLSI-TSA-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2005, : 181 - 184
  • [47] Design and Analysis of System on a Chip Encoder for JPEG2000
    Dyer, Mike
    Nooshabadi, Saeid
    Taubman, David
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2009, 19 (02) : 215 - 225
  • [48] High efficiency EBCOT with parallel coding architecture for JPEG2000
    Chiang, Jen-Shiun
    Chang, Chun-Hau
    Hsieh, Chang-Yo
    Hsia, Chih-Hsien
    EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2006, 2006 (1)
  • [49] Hardware Implementation of JPEG2000 Encoder for Video Compression
    Jahaya, Bakkurudeen Ali
    Rehman, Attiq Ur
    Defilippis, Ivan
    ICIAS 2007: INTERNATIONAL CONFERENCE ON INTELLIGENT & ADVANCED SYSTEMS, VOLS 1-3, PROCEEDINGS, 2007, : 1296 - +
  • [50] A Multiprocessor Self-reconfigurable JPEG2000 Encoder
    Tumeo, Antonino
    Borgio, Simone
    Bosisio, Davide
    Monchiero, Matteo
    Palermo, Gianluca
    Ferrandi, Fabrizio
    Sciuto, Donatella
    2009 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-5, 2009, : 2835 - +