Modeling the single-gate, double-gate, and gate-all-around tunnel field-effect transistor

被引:206
作者
Verhulst, Anne S. [1 ,2 ]
Soree, Bart [2 ]
Leonelli, Daniele [2 ]
Vandenberghe, William G. [2 ]
Groeseneken, Guido [2 ]
机构
[1] IMEC, B-3001 Louvain, Belgium
[2] Katholieke Univ Leuven, Dept Elect Engn, B-3001 Louvain, Belgium
关键词
MOSFET; tunnel transistors; FET; PERFORMANCE; DESIGN; IMPACT; SOI;
D O I
10.1063/1.3277044
中图分类号
O59 [应用物理学];
学科分类号
摘要
Tunnel field-effect transistors (TFETs) are potential successors of metal-oxide-semiconductor FETs because scaling the supply voltage below 1 V is possible due to the absence of a subthreshold-swing limit of 60 mV/decade. The modeling of the TFET performance, however, is still preliminary. We have developed models allowing a direct comparison between the single-gate, double-gate, and gate-all-around configuration at high drain voltage, when the drain-voltage dependence is negligible, and we provide improved insight in the TFET physics. The dependence of the tunnel current on device parameters is analyzed, in particular, the scaling with gate-dielectric thickness, channel thickness, and dielectric constants of gate dielectric and channel material. We show that scaling the gate-dielectric thickness improves the TFET performance more than scaling the channel thickness and that improvements are often overestimated. There is qualitative agreement between our model and our experimental data.
引用
收藏
页数:8
相关论文
共 17 条
[1]   Comparing carbon nanotube transistors - The ideal choice: A novel tunneling device design [J].
Appenzeller, J ;
Lin, YM ;
Knoch, J ;
Chen, ZH ;
Avouris, P .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (12) :2568-2576
[2]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[3]  
FULDE M, 2008, P INEC, P946
[4]   ZENER TUNNELING IN SEMICONDUCTORS [J].
KANE, EO .
JOURNAL OF PHYSICS AND CHEMISTRY OF SOLIDS, 1959, 12 (02) :181-188
[5]   Impact of the dimensionality on the performance of tunneling FETs: Bulk versus one-dimensional devices [J].
Knoch, J. ;
Mantl, S. ;
Appenzeller, J. .
SOLID-STATE ELECTRONICS, 2007, 51 (04) :572-578
[6]  
KNOCH J, 2005, P 63 DRC, V1, P153
[7]  
Krishnamohan T, 2008, INT EL DEVICES MEET, P947
[8]  
LEONELLI D, 2009, P INT C SOL ST UNPUB, P23104
[9]  
Mayer F, 2008, INT EL DEVICES MEET, P163
[10]   Design of tunneling field-effect transistors using strained-silicon/strained-germanium type-II staggered heterojunctions [J].
Nayfeh, Osama M. ;
Chleirigh, Cait Ni ;
Hennessy, John ;
Gomez, Leonardo ;
Hoyt, Judy L. ;
Antoniadis, Dimitri A. .
IEEE ELECTRON DEVICE LETTERS, 2008, 29 (09) :1074-1077