Modeling of Dual Gate Material Hetero-dielectric Strained PNPN TFET for Improved ON Current

被引:5
作者
Kumari, Tripty [1 ]
Saha, Priyanka [1 ]
Dash, Dinesh Kumar [1 ]
Sarkar, Subir Kumar [1 ]
机构
[1] MVGR Coll Engn, Dept Elect & Commun Engn, Vizianagaram 535005, India
关键词
dual gate material; hetero-dielectric; N plus pocket; ON current; strain; Tunnel field effect transistor; tunneling; TUNNEL-FET; CHANNEL; MOSFETS;
D O I
10.1007/s11665-018-3144-x
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The tunnel field effect transistor (TFET) is considered to be a promising alternative device for future low-power VLSI circuits due to its steep subthreshold slope, low leakage current and its efficient performance at low supply voltage. However, the main challenging issue associated with realizing TFET for wide scale applications is its low ON current. To overcome this, a dual gate material with the concept of dielectric engineering has been incorporated into conventional TFET structure to tune the tunneling width at source-channel interface allowing significant flow of carriers. In addition to this, N+ pocket is implanted at source-channel junction of the proposed structure and the effect of strain is added for exploring the performance of the model in nanoscale regime. All these added features upgrade the device characteristics leading to higher ON current, low leakage and low threshold voltage. The present work derives the surface potential, electric field expression and drain current by solving 2D Poisson's equation at different boundary conditions. A comparative analysis of proposed model with conventional TFET has been done to establish the superiority of the proposed structure. All analytical results have been compared with the results obtained in SILVACO ATLAS device simulator to establish the accuracy of the derived analytical model.
引用
收藏
页码:2747 / 2753
页数:7
相关论文
共 20 条
[1]  
Abdi D. B., 2016, IEEE T ELECT DEVICES, V63
[2]  
[Anonymous], 2014, ATLAS Device Simulation Software
[3]   Pseudo-Two-Dimensional Model for Double-Gate Tunnel FETs Considering the Junctions Depletion Regions [J].
Bardon, Marie Garcia ;
Neves, Herc P. ;
Puers, Robert ;
Van Hoof, Chris .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (04) :827-834
[4]   Scaling the vertical tunnel FET with tunnel bandgap modulation and gate workfunction engineering [J].
Bhuwalka, KK ;
Schulze, J ;
Eisele, I .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (05) :909-917
[5]   Double-gate tunnel FET with high-κ gate dielectric [J].
Boucart, Kathy ;
Mihai Ionescu, Adrian .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (07) :1725-1733
[6]   A 2-D Analytical Model for Double-Gate Tunnel FETs [J].
Gholizadeh, Mahdi ;
Hosseini, Seyed Ebrahim .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (05) :1494-1500
[7]   DIRECT METHOD FOR CALCULATION OF EDGE CAPACITANCE OF THICK ELECTRODES [J].
KAMCHOUCHI, HE ;
ZAKY, AA .
JOURNAL OF PHYSICS D-APPLIED PHYSICS, 1975, 8 (12) :1365-1371
[8]   THEORY OF TUNNELING [J].
KANE, EO .
JOURNAL OF APPLIED PHYSICS, 1961, 32 (01) :83-+
[9]   ZENER TUNNELING IN SEMICONDUCTORS [J].
KANE, EO .
JOURNAL OF PHYSICS AND CHEMISTRY OF SOLIDS, 1959, 12 (02) :181-188
[10]  
Kumar S., 2016, IEEE T ELECTRON DEV, V63, P8