共 8 条
- [2] KELLY D, 2001, P ISSCC2001, P134
- [3] LEWIS DC, 1992, FELINE PRACT, V20, P27
- [6] SINGER LA, 1996, P S VLSI CIRC JUN, P94
- [7] AN ARCHITECTURE AND AN ALGORITHM FOR FULLY DIGITAL CORRECTION OF MONOLITHIC PIPELINED ADCS [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (03): : 143 - 153
- [8] A 2.5V 10b 120 MSample/s CMOS pipelined ADC with high SFDR [J]. PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 441 - 444