Design techniques for a pipelined ADC without using a front-end sample-and-hold amplifier

被引:81
作者
Chang, DY [1 ]
机构
[1] Texas Instruments Inc, Tucson, AZ 85706 USA
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS | 2004年 / 51卷 / 11期
关键词
amplifier; analog-digital (A/D) conversion; aperture error; digital correction; low power; sample-and-hold amplifier (SHA); time constant;
D O I
10.1109/TCSI.2004.836842
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Design techniques for a low-power pipelined analog-to-digital converters (ADCs) without using a front-end sample-and-hold amplifier are presented. Two sampling topologies are compared that minimize aperture error by matching the time constant between signal paths. A digital correction expansion technique is also presented for multibit ADCs, which further increases tolerance to aperture error. Elimination of the front-end SHA can save more than half of the ADCs static power dissipation.
引用
收藏
页码:2123 / 2132
页数:10
相关论文
共 8 条
  • [1] Design techniques for a low-power low-cost CMOS A/D converter
    Chang, DY
    Lee, SH
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (08) : 1244 - 1248
  • [2] KELLY D, 2001, P ISSCC2001, P134
  • [3] LEWIS DC, 1992, FELINE PRACT, V20, P27
  • [4] A 55-mW, 10-bit, 40-Msample/s Nyquist-rate CMOS ADC
    Mehr, I
    Singer, L
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (03) : 318 - 325
  • [5] A single-ended 12-bit 20 Msample/s self-calibrating pipeline A/D converter
    Opris, IE
    Lewicki, LD
    Wong, BC
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) : 1898 - 1903
  • [6] SINGER LA, 1996, P S VLSI CIRC JUN, P94
  • [7] AN ARCHITECTURE AND AN ALGORITHM FOR FULLY DIGITAL CORRECTION OF MONOLITHIC PIPELINED ADCS
    SOENEN, EG
    GEIGER, RL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1995, 42 (03): : 143 - 153
  • [8] A 2.5V 10b 120 MSample/s CMOS pipelined ADC with high SFDR
    Yoo, SM
    Oh, TH
    Moon, JW
    Lee, SH
    Moon, UK
    [J]. PROCEEDINGS OF THE IEEE 2002 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2002, : 441 - 444