AN UNBALANCED CLOCK BASED DYNAMIC COMPARATOR: A HIGH-SPEED LOW-OFFSET DESIGN APPROACH FOR ADC APPLICATIONS

被引:2
|
作者
Varshney, Vikrant [1 ]
Nagaria, Rajendra Kumar [1 ]
机构
[1] Motilal Nehru Natl Inst Technol, Dept Elect & Commun Engn, MNNIT Allahabad Campus, Allahabad 211004, Uttar Pradesh, India
关键词
Dynamic comparator; high speed; latch comparator; low offset design; unbalanced clock; TIME;
D O I
10.15598/aeee.v17i4.3326
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Currently, dynamic comparator approach necessitates in high-speed and power efficient analog-to-digital converter applications due to its high latching speed and ultra-low power consumption. In this paper, a novel dynamic comparator is proposed to reduce latch delay and offset. The comparator benefits from add-on cross-coupled transistors in latch structure and unbalanced clocks to enhance comparison speed and to lessen input offset voltage occurred due to mismatch in cross-coupled circuits in latch stage. The derivations for delay and input offset voltage are presented for proposed dynamic comparator with meticulous Monte-Carlo simulations. The results are verified by simulations in CADENCE SPECTRE at 1 V supply voltage and 90 nm CMOS technology. A comparative analysis between the proposed dynamic comparator and the previous reported comparators has been presented. It is observed that the delay is reduced up to 46 % and 6 % as compared to conventional and two phase dynamic comparator, respectively. Moreover, the proposed design consumes 53.36 mu W power only. The Monte-Carlo simulation shows that the standard deviation of input offset voltage is 10.8 mV which is 12 % and 77 % of conventional and two phase dynamic comparator, respectively.
引用
收藏
页码:446 / 458
页数:13
相关论文
共 50 条
  • [1] A High-Speed and Low-Offset Dynamic Latch Comparator
    Rahman, Labonnah Farzana
    Reaz, Mamun Bin Ibne
    Yin, Chia Chieu
    Marufuzzaman, Mohammad
    Rahman, Mohammad Anisur
    SCIENTIFIC WORLD JOURNAL, 2014,
  • [2] An Asymmetric Dynamic Comparator for Low-Offset, Low-Noise, and High-Speed Applications
    Satpathy, Bibhudutta
    Srivastava, Utkarsh
    Kaur, Amandeep
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2025, 74
  • [3] Low-Offset High-Speed CMOS Dynamic Voltage Comparator
    Gandhi, Priyesh P.
    Devashrayee, Niranjan M.
    INTELLIGENT COMMUNICATION, CONTROL AND DEVICES, ICICCD 2017, 2018, 624 : 209 - 217
  • [4] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    HeungJun Jeon
    Yong-Bin Kim
    Analog Integrated Circuits and Signal Processing, 2012, 70 : 337 - 346
  • [5] A novel low-power, low-offset, and high-speed CMOS dynamic latched comparator
    Jeon, HeungJun
    Kim, Yong-Bin
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 70 (03) : 337 - 346
  • [6] A low-power dynamic comparator for low-offset applications
    Khorami, Ata
    Saeidi, Roghayeh
    Sachdev, Manoj
    Sharifkhani, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2019, 69 : 23 - 30
  • [7] A low-offset low-power and high-speed dynamic latch comparator with a preamplifier-enhanced stage
    Folla, Jerome K.
    Crespo, Maria L.
    Wembe, Evariste T.
    Bhuiyan, Mohammad A. S.
    Cicuttin, Andres
    Essimbi, Bernard Z.
    Reaz, Mamun B. I.
    IET CIRCUITS DEVICES & SYSTEMS, 2021, 15 (01) : 65 - 77
  • [8] A new high-speed low-power and low-offset dynamic comparator with a current-mode offset compensation technique
    Taghizadeh, Abouzar
    Koozehkanani, Ziaddin Daei
    Sobhi, Jafar
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2017, 81 : 163 - 170
  • [9] A 19 fJ/op, Low-Offset StrongARM Latch Comparator for Low-Power High-Speed Applications
    Alshehri, Abdullah
    Salama, Khaled
    Fariborzi, Hossein
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [10] An Improved Low-offset and Low-power Design of Comparator for Flash ADC
    Zhang Shuo
    Wang Zongmin
    Zhou Liang
    ADVANCED MATERIALS, MECHANICS AND INDUSTRIAL ENGINEERING, 2014, 598 : 365 - 370