Impact of interface traps/defects and self-heating on the degradation of performance of a 4H-SiC VDMOSFET

被引:14
作者
Alqaysi, Mustafa H. [1 ,2 ]
Martinez, Antonio [1 ]
Ahmeda, Khaled [1 ]
Ubochi, Brendan [1 ]
Kalna, Karol [1 ]
机构
[1] Swansea Univ, Coll Engn, Nanoelect Devices Computat Grp, Swansea SA1 8EN, W Glam, Wales
[2] Middle Tech Univ, Inst Adm Rusafa, Dept Comp Syst Technol, Baghdad, Iraq
关键词
semiconductor device models; MOSFET; interface states; silicon compounds; wide band gap semiconductors; 4H-SiC VDMOSFET; silicon carbide metal oxide semiconductor field-effect transistors; unwanted traps; defects; acceptor interface traps; 4H-SiC vertical DMOSFET; breakdown voltage; threshold voltage shift; trap concentration; trap density; doping concentration; SiO2-SiC interface; voltage; 1700; 0; V; 3; 5; 4; temperature; 423; K; SiO2-SiC; POWER; SIMULATION; MODEL;
D O I
10.1049/iet-pel.2018.5897
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The reliability of silicon carbide metal oxide semiconductor field-effect transistors remains a challenge in power applications and relates to the SiO2-SiC interface. The presence of unwanted interface traps/defects degrades the device performance. The impact of acceptor traps/defects on the performance of a 4H-SiC vertical Diffused Metal Oxide Semiconductor Field Effect Transistor (DMOSFET) with a breakdown voltage of 1700 V is investigated. - and - characteristics were simulated, using a drift-diffusion model coupled to Fourier heat equations, and are in a good agreement with experimental results. The presence of interface traps/defects were shown to produce degradation of threshold voltage, but the impact diminishes as temperature increases. A threshold voltage shift of 3.5 V occurs for a trap concentration of 2 x 10(13) cm-(2)/eV at room temperature. The transfer characteristics obtained from electro-thermal modelling show a larger degradation than those at a constant temperature. This degradation increases with the drain bias increase. The threshold voltage from the electro-thermal simulations is 5 V compared to 4 V observed in constant 423 K temperature simulations at. Finally, the interface traps/defects increases breakdown voltage exhibiting a strong dependency on the trap density and their energy decay characteristics.
引用
收藏
页码:2731 / 2740
页数:10
相关论文
共 30 条
[11]   Power cycling issues and challenges of SiC-MOSFET power modules in high temperature conditions [J].
Ibrahim, A. ;
Ousten, J. P. ;
Lallemand, R. ;
Khatir, Z. .
MICROELECTRONICS RELIABILITY, 2016, 58 :204-210
[12]   SIMULATION OF THE AMORPHOUS-SILICON STATIC INDUCTION TRANSISTOR [J].
KEMP, M ;
MEUNIER, M ;
TANNOUS, CG .
SOLID-STATE ELECTRONICS, 1989, 32 (02) :149-157
[13]  
Kumar G., 2017, 2017 27 INT C RAD RA
[14]  
Lades M., 1997, P IEEE SISPAD CAMBR
[15]   Time dependence of bias-stress-induced SiC MOSFET threshold-voltage instability measurements [J].
Lelis, Aivars J. ;
Habersat, Daniel ;
Green, Ronald ;
Ogunniyi, Aderinto ;
Gurfinkel, Moshe ;
Suehle, John ;
Goldsman, Neil .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (08) :1835-1840
[16]   Modeling of the SiO2/SiC Interface-Trapped Charge as a Function of the Surface Potential in 4H-SiC Vertical-DMOSFET [J].
Licciardo, Gian Domenico ;
Di Benedetto, Luigi ;
Bellone, Salvatore .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (04) :1783-1787
[17]   Analytical Model of the Forward Operation of 4H-SiC Vertical DMOSFET in the Safe Operating Temperature Range [J].
Licciardo, Gian Domenico ;
Bellone, Salvatore ;
Di Benedetto, Luigi .
IEEE TRANSACTIONS ON POWER ELECTRONICS, 2015, 30 (10) :5800-5809
[18]   EQUATIONS FOR ELECTRICAL AND ELECTROTHERMAL SIMULATION OF ANISOTROPIC SEMICONDUCTORS [J].
LINDEFELT, U .
JOURNAL OF APPLIED PHYSICS, 1994, 76 (07) :4164-4167
[19]  
Palankovski V., 2004, Analysis and Simulation of Heterostructure Devices. Computational Microelectronics
[20]  
Pensl G., 2000, MRS P, V640, DOI 10.1557/PROC-640-H3.2