A High-level Microprocessor Power Modeling Technique Based on Event Signatures

被引:2
|
作者
van Stralen, Peter [1 ]
Pimentel, Andy D. [1 ]
机构
[1] Univ Amsterdam, Comp Syst Architecture Grp, Inst Informat, NL-1098 SJ Amsterdam, Netherlands
关键词
High-level power modeling; Profiling; Event signatures;
D O I
10.1007/s11265-008-0301-8
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a technique for high-level power estimation of microprocessors. The technique, which is based on abstract execution profiles called 'event signatures', operates at a higher level of abstraction than commonly-used instruction-set simulator (ISS) based power estimation methods and should thus be capable of achieving good evaluation performance. As a consequence, the technique can be very useful in the context of early system-level design space exploration. In this paper, we also compare our power estimation results to those from the instruction-level simulators Wattch and Sim-Panalyzer. In these experiments, we demonstrate that with a good underlying power model, the signature-based power modeling technique can yield accurate estimations (a mean error of 3.1% compared to Wattch in our experiments). At the same time, our signature-based power modeling technique is at least an order of magnitude faster than the simulations performed by Wattch or Sim-Panalyzer.
引用
收藏
页码:239 / 250
页数:12
相关论文
共 50 条
  • [1] A High-level Microprocessor Power Modeling Technique Based on Event Signatures
    Peter van Stralen
    Andy D. Pimentel
    Journal of Signal Processing Systems, 2010, 60 : 239 - 250
  • [2] High-level optimization for low power consumption on microprocessor-based systems
    Ortiz, David A.
    Santiago, Nayda G.
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1019 - 1022
  • [3] HIGH-LEVEL LANGUAGES AND MICROPROCESSOR
    PERRIN, RA
    ELECTRONIC ENGINEERING, 1977, 49 (592): : 65 - 67
  • [4] Power modeling for high-level power estimation
    Gupta, S
    Najm, FN
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2000, 8 (01) : 18 - 29
  • [5] Mutation-based validation of high-level microprocessor implementations
    Campos, J
    Al-Asaad, H
    NINTH IEEE INTERNATIONAL HIGH-LEVEL DESIGN VALIDATION AND TEST WORKSHOP, PROCEEDINGS, 2004, : 81 - 86
  • [6] High-level power modeling of CPLDs and FPGAs
    Shang, L
    Jha, NK
    2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, : 46 - 51
  • [7] High-level power modeling, estimation, and optimization
    Macii, E
    Pedram, M
    Somenzi, F
    DESIGN AUTOMATION CONFERENCE - PROCEEDINGS 1997, 1997, : 504 - 511
  • [8] High-level power modeling, estimation, and optimization
    Macii, E
    Pedram, M
    Somenzi, F
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (11) : 1061 - 1079
  • [9] Research on Missile Attack and Defense Modeling of High-level Missile Based on Discrete Event
    Yu, Yao
    Zhao, Zhong-wen
    Lv, Ya-Shuai
    Guo, Huang-huang
    PROCEEDINGS OF THE 2017 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF MANUFACTURING SCIENCE AND MEASURING TECHNOLOGY (FMSMT 2017), 2017, 130 : 1237 - 1242
  • [10] High-Level Synthesis for Event-Based Systems
    Simatic, Jean
    Bastos, Rodrigo Possamai
    Fesquet, Laurent
    2016 2ND INTERNATIONAL CONFERENCE ON EVENT-BASED CONTROL, COMMUNICATION, AND SIGNAL PROCESSING (EBCCSP), 2016,