On the Application of Junctionless Nanowire Transistors in Basic Analog Building Blocks

被引:4
作者
de Souza, Michelly [1 ]
Doria, Rodrigo T. [1 ]
Trevisoli, Renan [2 ]
Barraud, Sylvain [3 ]
Pavanello, Marcelo A. [1 ]
机构
[1] Ctr Univ FEI, BR-09850901 Sao Bernardo Do Campo, Brazil
[2] Univ Fed ABC, UFABC, BR-09210580 Santo Andre, SP, Brazil
[3] LETI Commissariat Energie Atom & Energies Alterna, F-38054 Grenoble, France
基金
巴西圣保罗研究基金会;
关键词
Transistors; Doping; Threshold voltage; Logic gates; Voltage measurement; Linearity; Silicon; Junctionless nanowire transistors; MOSFET; analog circuits; common-drain amplifier; common-source amplifier; source-follower; silicon-on-insulator;
D O I
10.1109/TNANO.2021.3058885
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work an evaluation of analog building blocks using junctionless nanowire transistors is presented. This analysis has been carried out through experimental measurements of junctionless nMOS transistors configured as two amplifier stages composed by single transistors, namely the common-source and the common-drain amplifiers. The performance of junctionless devices is evaluated as a function of channel length, nanowire width, doping concentration and bias condition, taking as figures of merit the voltage gain, linearity and, in the case of the common drain amplifier, the input voltage range. The obtained results indicate that these two basic analog blocks can be benefitted by the use of junctionless devices, providing nearly ideal voltage gain when configured as common-drain amplifier, and improvement on voltage gain and linearity with device narrowing in the case of the common-source amplifier.
引用
收藏
页码:234 / 242
页数:9
相关论文
共 50 条
[31]   Analog Building Blocks Using QFGMOS Technique [J].
Pandey, Rishikesh ;
Kiran, Bhanu .
WIRELESS PERSONAL COMMUNICATIONS, 2020, 111 (02) :1019-1031
[32]   Analysis of the Electrical Parameters in SOI n-type Junctionless Nanowire Transistors at High Temperatures [J].
Ribeiro, T. A. ;
Pavanello, M. A. .
LATIN AMERICAN ELECTRON DEVICES CONFERENCE (LAEDC 2020), 2020,
[33]   Effective Mobility Analysis of n- and p-Types SOI Junctionless Nanowire Transistors [J].
Doria, Rodrigo T. ;
Trevisoli, Renan ;
de Souza, Michelly ;
Pavanello, Marcelo A. .
2014 29TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2014,
[34]   Charge-based compact analytical model for triple-gate junctionless nanowire transistors [J].
Avila-Herrera, F. ;
Paz, B. C. ;
Cerdeira, A. ;
Estrada, M. ;
Pavanello, M. A. .
SOLID-STATE ELECTRONICS, 2016, 122 :23-31
[35]   Quasi-Static Analytical Model for the Dynamic Operation of Triple-Gate Junctionless Nanowire Transistors [J].
Trevisoli, R. ;
Doria, R. T. ;
de Souza, M. ;
Pavanello, M. A. .
2015 IEEE SOI-3D-SUBTHRESHOLD MICROELECTRONICS TECHNOLOGY UNIFIED CONFERENCE (S3S), 2015,
[36]   Observation of hopping transitions for delocalized electrons by temperature-dependent conductance in silicon junctionless nanowire transistors [J].
Guo, Yang-Yan ;
Han, Wei-Hua ;
Zhao, Xiao-Song ;
Dou, Ya-Mei ;
Zhang, Xiao-Di ;
Wu, Xin-Yu ;
Yang, Fu-Hua .
CHINESE PHYSICS B, 2019, 28 (10)
[37]   Observation of hopping transitions for delocalized electrons by temperature-dependent conductance in silicon junctionless nanowire transistors [J].
郭仰岩 ;
韩伟华 ;
赵晓松 ;
窦亚梅 ;
张晓迪 ;
吴歆宇 ;
杨富华 .
Chinese Physics B, 2019, 28 (10) :521-526
[38]   Experimental Analysis of Self-Heating Effects Using the Pulsed IV Method in Junctionless Nanowire Transistors [J].
Bergamaschi, Flavio Enrico ;
Mariniello, Genaro ;
Barraud, Sylvain ;
Pavanello, Marcelo Antonio .
2018 33RD SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2018,
[39]   Influence of interface traps position along channel in the low-frequency noise of junctionless nanowire transistors [J].
Doria, Rodrigo T. ;
Picoli Junior, Marcos P. ;
Barraud, Sylvain ;
Trevisoli, Renan .
SOLID-STATE ELECTRONICS, 2024, 212
[40]   A Comparative Study on Design and Characterization of Single Gate and Double Gate Multi-Channel Junctionless Nanowire Transistors [J].
Hoque, Asiful ;
Hossain, Mohammad Rabib ;
Tahmid, Md Ishfak .
2020 IEEE REGION 10 SYMPOSIUM (TENSYMP) - TECHNOLOGY FOR IMPACTFUL SUSTAINABLE DEVELOPMENT, 2020, :1412-1415