On the Application of Junctionless Nanowire Transistors in Basic Analog Building Blocks

被引:4
作者
de Souza, Michelly [1 ]
Doria, Rodrigo T. [1 ]
Trevisoli, Renan [2 ]
Barraud, Sylvain [3 ]
Pavanello, Marcelo A. [1 ]
机构
[1] Ctr Univ FEI, BR-09850901 Sao Bernardo Do Campo, Brazil
[2] Univ Fed ABC, UFABC, BR-09210580 Santo Andre, SP, Brazil
[3] LETI Commissariat Energie Atom & Energies Alterna, F-38054 Grenoble, France
基金
巴西圣保罗研究基金会;
关键词
Transistors; Doping; Threshold voltage; Logic gates; Voltage measurement; Linearity; Silicon; Junctionless nanowire transistors; MOSFET; analog circuits; common-drain amplifier; common-source amplifier; source-follower; silicon-on-insulator;
D O I
10.1109/TNANO.2021.3058885
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work an evaluation of analog building blocks using junctionless nanowire transistors is presented. This analysis has been carried out through experimental measurements of junctionless nMOS transistors configured as two amplifier stages composed by single transistors, namely the common-source and the common-drain amplifiers. The performance of junctionless devices is evaluated as a function of channel length, nanowire width, doping concentration and bias condition, taking as figures of merit the voltage gain, linearity and, in the case of the common drain amplifier, the input voltage range. The obtained results indicate that these two basic analog blocks can be benefitted by the use of junctionless devices, providing nearly ideal voltage gain when configured as common-drain amplifier, and improvement on voltage gain and linearity with device narrowing in the case of the common-source amplifier.
引用
收藏
页码:234 / 242
页数:9
相关论文
共 50 条
  • [21] Experimental Analysis of Negative Temperature Bias Instabilities Degradation in Junctionless Nanowire Transistors
    Graziano Junior, N.
    Trevisoli, R.
    Barraud, S.
    Doria, R. T.
    2018 33RD SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO), 2018,
  • [22] Charge trapping in surface accumulation layer of heavily doped junctionless nanowire transistors
    马刘红
    韩伟华
    王昊
    杨香
    杨富华
    Chinese Physics B, 2015, (12) : 593 - 597
  • [23] Charge trapping in surface accumulation layer of heavily doped junctionless nanowire transistors
    Ma Liu-Hong
    Han Wei-Hua
    Wang Hao
    Yang Xiang
    Yang Fu-Hua
    CHINESE PHYSICS B, 2015, 24 (12)
  • [24] Self-Heating-based Analysis of Gate Structures on Junctionless Nanowire Transistors
    Bergamaschi, F. E.
    Pavanello, M. A.
    Mariniello, G.
    2017 32ND SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY AND DEVICES (SBMICRO): CHIP ON THE SANDS, 2017,
  • [25] Extraction of the interface trap density energetic distribution in SOI Junctionless Nanowire Transistors
    Trevisoli, Renan
    Doria, Rodrigo Trevisoli
    de Souza, Michelly
    Pavanello, Marcelo Antonio
    MICROELECTRONIC ENGINEERING, 2015, 147 : 23 - 26
  • [26] Drain current model for short-channel triple gate junctionless nanowire transistors
    Paz, B. C.
    Casse, M.
    Barraud, S.
    Reimbold, G.
    Faynot, O.
    Avila-Herrera, F.
    Cerdeira, A.
    Pavanello, M. A.
    MICROELECTRONICS RELIABILITY, 2016, 63 : 1 - 10
  • [27] Analog Building Blocks Using QFGMOS Technique
    Pandey, Rishikesh
    Kiran, Bhanu
    WIRELESS PERSONAL COMMUNICATIONS, 2020, 111 (02) : 1019 - 1031
  • [28] Analog Building Blocks Using QFGMOS Technique
    Rishikesh Pandey
    Bhanu Kiran
    Wireless Personal Communications, 2020, 111 : 1019 - 1031
  • [29] Performance of 22 nm Tri-Gate Junctionless Nanowire Transistors at Elevated Temperatures
    Das, Samaresh
    Yu, Ran
    Cherkaoui, Karim
    Razavi, Pedram
    Barraud, Sylvain
    ECS SOLID STATE LETTERS, 2013, 2 (08) : Q62 - Q65
  • [30] Impact of series resistance on the drain current variability in inversion mode and junctionless nanowire transistors
    Silva, Lucas Mota Barbosa da
    Pavanello, Marcelo Antonio
    Casse, Mikael
    Barraud, Sylvain
    Vinet, Maud
    Faynot, Olivier
    de Souza, Michelly
    SOLID-STATE ELECTRONICS, 2023, 208