Efficient Implementation on Low-Cost SoC-FPGAs of TLSv1.2 Protocol with ECC_AES Support for Secure IoT Coordinators

被引:5
|
作者
Bellemou, Ahmed Mohamed [1 ,2 ]
Garcia, Antonio [3 ]
Castillo, Encarnacion [3 ]
Benblidia, Nadjia [2 ]
Anane, Mohamed [4 ]
Antonio Alvarez-Bermejo, Jose [5 ]
Parrilla, Luis [3 ]
机构
[1] Ctr Dev Technol Avancees, Dept Syst & Multimedia Architecture, Algiers 16081, Algeria
[2] Blida 1 Univ, LRDSI Lab, Dept Elect, Blida 09000, Algeria
[3] Univ Granada, Dept Elect & Tecnol Comp, E-18071 Granada, Spain
[4] Ecole Super Informat, Algiers 16270, Algeria
[5] Univ Almeria, Dept Informat, Almeria 04120, Spain
关键词
TLS; ECC; AES; FPGA; Embedded Linux; POINT MULTIPLICATION; ARCHITECTURE; HARDWARE; DESIGN;
D O I
10.3390/electronics8111238
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Security management for IoT applications is a critical research field, especially when taking into account the performance variation over the very different IoT devices. In this paper, we present high-performance client/server coordinators on low-cost SoC-FPGA devices for secure IoT data collection. Security is ensured by using the Transport Layer Security (TLS) protocol based on the TLS_ECDHE_ECDSA_WITH_AES_128_CBC_SHA256 cipher suite. The hardware architecture of the proposed coordinators is based on SW/HW co-design, implementing within the hardware accelerator core Elliptic Curve Scalar Multiplication (ECSM), which is the core operation of Elliptic Curve Cryptosystems (ECC). Meanwhile, the control of the overall TLS scheme is performed in software by an ARM Cortex-A9 microprocessor. In fact, the implementation of the ECC accelerator core around an ARM microprocessor allows not only the improvement of ECSM execution but also the performance enhancement of the overall cryptosystem. The integration of the ARM processor enables to exploit the possibility of embedded Linux features for high system flexibility. As a result, the proposed ECC accelerator requires limited area, with only 3395 LUTs on the Zynq device used to perform high-speed, 233-bit ECSMs in 413 mu s, with a 50 MHz clock. Moreover, the generation of a 384-bit TLS handshake secret key between client and server coordinators requires 67.5 ms on a low cost Zynq 7Z007S device.
引用
收藏
页数:18
相关论文
empty
未找到相关数据