Fully Digital Feedforward Background Calibration of Clock Skews for Sub-Sampling TIADCs Using the Polyphase Decomposition

被引:57
作者
Han Le Duc [1 ]
Duc Minh Nguyen [2 ]
Jabbour, Chadi [1 ]
Desgreys, Patricia [1 ]
Jamin, Olivier [3 ]
Van Tam Nguyen [4 ]
机构
[1] Univ Paris Saclay, Telecom ParisTech, CNRS, LTCI, F-75013 Paris, France
[2] Hanoi Univ Sci & Technol, Hanoi, Vietnam
[3] NXP Semicond, F-14906 Caen, France
[4] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
All-digital feedforward calibration; FPGA/ASIC implementation; polyphase filtering; subsampling and undersampling TIADCs; BLIND CALIBRATION; CONVERTER;
D O I
10.1109/TCSI.2016.2645978
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power fully digital clock skew feedforward background calibration technique in sub-sampling Time-Interleaved Analog-to-Digital Converters (TIADCs). Both estimation and correction algorithms share the common derivative filter, which makes them possible to reduce the chip area. Furthermore, these algorithms use the polyphase filtering technique and do not use adaptive digital synthesis filters. Thus, the proposed calibration can be implemented on a moderate hardware cost with low power dissipation. The adopted feedforward technology eliminates the stability issues encountered with the adaptive technique. The Hardware Description Language (HDL) design of the proposed calibration is synthesized using a 28nm FD-SOI process for a 60dB SNR TIADC clocked at 2.7GHz. The calibration is designed for both baseband and sub-sampling TIADC applications. For subsampling TIADCs with the input at the first four Nyquist bands, the synthesized calibration system occupies 0.04mm(2) of area and dissipates a total power of 33.2mW. For the baseband TIADC applications, it occupies 0.02mm(2) and consumes 15.5mW.
引用
收藏
页码:1515 / 1528
页数:14
相关论文
共 43 条
[1]  
[Anonymous], 2001, Probability, Random Variables and Stochastic Processes
[2]  
[Anonymous], 1977, DISCRETE TIME SIGNAL
[3]  
[Anonymous], ADC performance survey 1997-2023
[4]  
[Anonymous], 2007, Digital Signal Processing
[5]  
Benabes P, 2014, IEEE INT NEW CIRC, P49, DOI 10.1109/NEWCAS.2014.6933982
[6]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[7]  
Boyd S, 2004, CONVEX OPTIMIZATION
[8]  
Boyd S., 2014, INTRO MATRIX METHODS
[9]   Mixed-Signal Clock-Skew Calibration Technique for Time-Interleaved ADCs [J].
Camarero, David ;
Ben Kalaia, Karim ;
Naviner, Jean-Francois ;
Loumeau, Patrick .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (11) :3676-3687
[10]   Efficient Digital Background Calibration of Time-Interleaved Pipeline Analog-to-Digital Converters [J].
Centurelli, Francesco ;
Monsurro, Pietro ;
Trifiletti, Alessandro .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) :1373-1383