DF-DICE: A scalable solution for soft error tolerant circuit design

被引:0
|
作者
Naseer, Riaz [1 ]
Draper, Jeff [2 ]
机构
[1] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
[2] Univ So Calif, Inst Informat Sci, Marina Del Rey, CA 90292 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Delay Filtered Dual Interlocked storage Cell (DF-DICE) offers a scalable solution in different radiation environments for soft error mitigation. The area and speed performance for five different single event transient thresholds have been evaluated. The results show that the cost of soft error mitigation is minimal for terrestrial environments (overall area penalty less than 14% and speed penalty within 6% for flip-flop based typical designs) while it is larger for space environments (overall area penalty up to 30% and speed penalty up to 13% for flip-flop based typical designs). The logic of a conventional Application Specific Integrated Circuit (ASIC) can easily be converted to a soft-error tolerant design by replacing the existing storage elements with the respective DF-DICE elements.
引用
收藏
页码:3890 / +
页数:2
相关论文
共 48 条
  • [31] Soft-Error-Tolerant Ultralow-Leakage 12T SRAM Bitcell Design
    Jiang, Jianwei
    Lin, Dianpeng
    Xiao, Jun
    Zou, Shichang
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [32] Soft Error Performance of High-Speed Pulsed-DICE-Latch Design in 16 nm and 7 nm FinFET Processes
    Narasimham, B.
    Chandrasekharan, K.
    Wang, J. K.
    Bhuva, B. L.
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [33] Stretchable strain-tolerant soft printed circuit board: a systematic approach for the design rules of stretchable interconnects
    Cho, Hyeon
    Lee, Yoontaek
    Lee, Byeongmoon
    Byun, Junghwan
    Chung, Seungjun
    Hong, Yongtaek
    JOURNAL OF INFORMATION DISPLAY, 2020, 21 (01) : 41 - 47
  • [34] DMBF: Design Metrics Balancing Framework for Soft-Error-Tolerant Digital Circuits Through Bayesian Optimization
    Li, Yan
    Chen, Chao
    Cheng, Xu
    Han, Jun
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2023, 70 (10) : 4015 - 4027
  • [35] Analysis Optimum Sizing of 12 T PCSA for High Speed Soft Error Tolerant Logic Circuits Design
    A. Ranjani Aruna
    J. Kamala
    C. R. S. Hanuman
    Dhandapani Vaithiyanathan
    Journal of Electrical Engineering & Technology, 2022, 17 : 3473 - 3485
  • [36] Analysis Optimum Sizing of 12 T PCSA for High Speed Soft Error Tolerant Logic Circuits Design
    Aruna, A. Ranjani
    Kamala, J.
    Hanuman, C. R. S.
    Vaithiyanathan, Dhandapani
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2022, 17 (06) : 3473 - 3485
  • [37] Soft-Error-Tolerant Dual-Modular-Redundancy Architecture with Repair and Retry Scheme for Memory-Control Circuit on FPGA
    Saen, Makoto
    Toba, Tadanobu
    Kanno, Yusuke
    IEICE TRANSACTIONS ON ELECTRONICS, 2017, E100C (04): : 382 - 390
  • [38] A Low-Cost Soft Error Tolerant Read Circuit for Single/Multi-Level Cross-Point RRAM Arrays
    Bardareh, Hossein
    Hajisadeghi, Amir M.
    Zarandi, Hamid R.
    2018 IEEE 24TH INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2018), 2018, : 39 - 40
  • [39] Delay-compensation flip-flop with in-situ error monitoring for low-power and timing-error-tolerant circuit design
    Hirose, Kenichiro
    Manzawa, Yasuo
    Goshima, Masahiro
    Sakai, Shuichi
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (04) : 2779 - 2787
  • [40] Feedback-Based Low-Power Soft-Error-Tolerant Design for Dual-Modular Redundancy
    Li, Yan
    Li, Yufeng
    Jie, Han
    Hu, Jianhao
    Yang, Fan
    Zeng, Xuan
    Cockburn, Bruce
    Chen, Jie
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (08) : 1585 - 1589