DF-DICE: A scalable solution for soft error tolerant circuit design

被引:0
|
作者
Naseer, Riaz [1 ]
Draper, Jeff [2 ]
机构
[1] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
[2] Univ So Calif, Inst Informat Sci, Marina Del Rey, CA 90292 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Delay Filtered Dual Interlocked storage Cell (DF-DICE) offers a scalable solution in different radiation environments for soft error mitigation. The area and speed performance for five different single event transient thresholds have been evaluated. The results show that the cost of soft error mitigation is minimal for terrestrial environments (overall area penalty less than 14% and speed penalty within 6% for flip-flop based typical designs) while it is larger for space environments (overall area penalty up to 30% and speed penalty up to 13% for flip-flop based typical designs). The logic of a conventional Application Specific Integrated Circuit (ASIC) can easily be converted to a soft-error tolerant design by replacing the existing storage elements with the respective DF-DICE elements.
引用
收藏
页码:3890 / +
页数:2
相关论文
共 48 条
  • [21] FF-DICE: An 8T Soft-Error Tolerant Cell using Independent Dual Gate SOT FinFETs
    Axelos, N.
    Eftaxiopoulos, N.
    Zervakis, G.
    Tsoumanis, K.
    Pekmesti, K.
    PROCEEDINGS OF THE 2014 IEEE 20TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2014, : 200 - 201
  • [22] Exploring a Bayesian Optimization Framework Compatible with Digital Standard Flow for Soft-Error-Tolerant Circuit
    Li, Yan
    Zeng, Xiaoyoung
    Gao, Zhengqi
    Lin, Liyu
    Tao, Jun
    Han, Jun
    Cheng, Xu
    Tahoori, Mehdi
    Zeng, Xiaoyang
    PROCEEDINGS OF THE 2020 57TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2020,
  • [23] Soft error tolerant design of combinational circuits based on a local logic substitution scheme
    Rohanipoor, Mohammad Reza
    Ghavami, Behnam
    Raji, Mohsen
    MICROELECTRONICS JOURNAL, 2017, 67 : 143 - 154
  • [24] Time redundancy and gate sizing soft error-tolerant based adder design
    El-Maleh, Aiman H.
    Bin Talib, Ghashmi H.
    INTEGRATION-THE VLSI JOURNAL, 2021, 78 : 49 - 59
  • [25] Soft error interception latch: double node charge sharing SEU tolerant design
    Katsarou, K.
    Tsiatouhas, Y.
    ELECTRONICS LETTERS, 2015, 51 (04) : 330 - 331
  • [26] A low power-delay-product and robust Isolated-DICE based SEU-tolerant latch circuit design
    Wey, I-Chyn
    Yang, Yu-Sheng
    Wu, Bin-Cheng
    Peng, Chien-Chang
    MICROELECTRONICS JOURNAL, 2014, 45 (01) : 1 - 13
  • [27] A Multi-objective Optimization Framework to Design Soft-Error-Immune Circuit
    Li, Yan
    Han, Jun
    Han, Yuanyuan
    Zeng, Xiaoyoung
    Zeng, Xiaoyang
    2019 19TH EUROPEAN CONFERENCE ON RADIATION AND ITS EFFECTS ON COMPONENTS AND SYSTEMS (RADECS), 2022, : 184 - 187
  • [28] Soft Error-Tolerant Design of MRAM-Based Nonvolatile Latches for Sequential Logics
    Rajaei, Ramin
    Fazeli, Mahdi
    Tabandeh, Mahmoud
    IEEE TRANSACTIONS ON MAGNETICS, 2015, 51 (06)
  • [29] Design of on-line clock jitter fault detection circuit for time-error-tolerant system
    Yu C.
    Journal of Convergence Information Technology, 2011, 6 (02) : 216 - 225
  • [30] Temperature-Insensitive Soft-Error-Tolerant Flip-Flop Design For Automotive Electronics
    Yee, Ralf E. -H.
    Su, Nicholas Y. -J.
    Wang, Lowry P. -T.
    Wen, Charles H. -P.
    Chiueh, Herming
    2024 IEEE 42ND VLSI TEST SYMPOSIUM, VTS 2024, 2024,