DF-DICE: A scalable solution for soft error tolerant circuit design

被引:0
|
作者
Naseer, Riaz [1 ]
Draper, Jeff [2 ]
机构
[1] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
[2] Univ So Calif, Inst Informat Sci, Marina Del Rey, CA 90292 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The Delay Filtered Dual Interlocked storage Cell (DF-DICE) offers a scalable solution in different radiation environments for soft error mitigation. The area and speed performance for five different single event transient thresholds have been evaluated. The results show that the cost of soft error mitigation is minimal for terrestrial environments (overall area penalty less than 14% and speed penalty within 6% for flip-flop based typical designs) while it is larger for space environments (overall area penalty up to 30% and speed penalty up to 13% for flip-flop based typical designs). The logic of a conventional Application Specific Integrated Circuit (ASIC) can easily be converted to a soft-error tolerant design by replacing the existing storage elements with the respective DF-DICE elements.
引用
收藏
页码:3890 / +
页数:2
相关论文
共 48 条
  • [11] Non-volatile flip-flop with soft error tolerant capability using DICE and C-element
    Takahashi, Shogo
    Kwon, Donghyun
    Namba, Kazuteru
    IEICE NONLINEAR THEORY AND ITS APPLICATIONS, 2024, 15 (04): : 673 - 681
  • [12] Hybrid TFET-MOSFET circuit: A solution to design soft-error resilient ultra-low power digital circuit
    Hemmat, Maede
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    INTEGRATION-THE VLSI JOURNAL, 2017, 57 : 11 - 19
  • [13] Mixed Error Correction Scheme and Its Design Optimization for Soft-Error Tolerant Datapaths
    Oh, Junghoon
    Kaneko, Mine
    2016 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2016, : 362 - 365
  • [14] A Scalable and Error-Tolerant Solution for Traffic Matrix Assessment in Hybrid IP/SDN Networks
    Galan-Jimenez, Jaime
    Polverini, Marco
    Cianfrani, Antonio
    IEEE TRANSACTIONS ON NETWORK AND SERVICE MANAGEMENT, 2020, 17 (01): : 251 - 264
  • [15] Toward Robust Subthreshold Circuit Design - Variability and Soft Error Perspective
    Hashimoto, Masanori
    2014 IEEE SOI-3D-Subthreshold Microelectronics Technology Unified Conference (S3S), 2014,
  • [16] A Fault-tolerant Sequential Circuit Design for SAFs and PDFs Soft Errors
    Matrosova, A.
    Ostanin, S.
    Kirienko, I.
    Nikolaeva, E.
    2016 IEEE 22ND INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS), 2016, : 5 - 6
  • [17] Improving circuit robustness with cost-effective soft-error-tolerant sequential elements
    Chen, Mingjing
    Orailoglu, Alex
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 307 - 312
  • [18] Soft-Error-Tolerant Design Methodology for Balancing Performance, Power, and Reliability
    Chou, Hsuan-Ming
    Hsiao, Ming-Yi
    Chen, Yi-Chiao
    Yang, Keng-Hao
    Tsao, Jean
    Lung, Chiao-Ling
    Chang, Shih-Chieh
    Jone, Wen-Ben
    Chen, Tien-Fu
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1628 - 1639
  • [19] A Fault-tolerant Sequential Circuit Design for Soft Errors Based on Fault-Secure Circuit
    Ostanin, S.
    Matrosova, A.
    Butorina, N.
    Lavrov, V.
    PROCEEDINGS OF 2016 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2016,
  • [20] Soft-Error Tolerant Design in Near-Threshold-Voltage Computing
    Wey, I-Chyn
    Fang, Si-Zhan
    Chou, Heng-Jui
    Wu, Zhan-You
    PROCEEDINGS OF 4TH IEEE INTERNATIONAL CONFERENCE ON APPLIED SYSTEM INNOVATION 2018 ( IEEE ICASI 2018 ), 2018, : 1308 - 1309