Architecture design of low power integer motion estimation for H.264/AVC

被引:0
|
作者
Chen, Tung-Chien [1 ]
Chen, Yu-Han [1 ]
Tsai, Sung-Fang [1 ]
Chen, Liang-Gee [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
In motion estimation, fast algorithms usually lead to an irregular searching flow, and the power reduction on architecture level is constrained for poor data reuse (DR). In this paper, a parallel IME hardware for H.264/AVC is proposed to well combine the techniques on algorithm and architecture levels. The "2-D SAD Tree" is adopted to support intra- and inter-candidate DR for the content-adaptive parallel-VBS four step search algorithm. A ladder-shaped reference data arrangement is proposed to support DR in both horizontal and vertical directions, while an advanced searching flow is applied to reduce the latency cycles. After these two techniques, 77.6% power of search window SRAMs can be reduced. According to the implementation result, in ultra low power mode, only 1.424 tow is required for realtime encoding CIF 30fps videos with 13.5 MHz operation frequency.
引用
收藏
页码:3351 / 3354
页数:4
相关论文
共 50 条
  • [21] Optimized 2-D SAD Tree Architecture of Integer Motion Estimation for H.264/AVC
    Fan, Yibo
    Zeng, Xiaoyang
    Goto, Satoshi
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (04) : 411 - 418
  • [22] Integer-pixel motion estimation H.264/AVC accelerator architecture with optimal memory management
    Campos, Armando Mora
    Merelo, Francisco J. Ballester
    Peiro, Marcos A. Martinez
    Esteve, Jose A. Canals
    MICROPROCESSORS AND MICROSYSTEMS, 2008, 32 (02) : 68 - 78
  • [23] An Efficient Parallel Architecture for H.264/AVC Fractional Motion Estimation
    Zhao, Zhuo
    Liang, Ping
    INTELLIGENT INTERACTIVE MULTIMEDIA SYSTEMS AND SERVICES (IIMSS 2011), 2011, 11 : 133 - 141
  • [24] Efficient hardware architecture for motion estimation based on AVC/H.264
    Department of Computer Science and Engineering, Harbin Institute of Technology, Harbin 150001, China
    Gaojishu Tongxin, 2006, 10 (1001-1005):
  • [25] UMHexagonS algorithm based motion estimation architecture for H.264/AVC
    Rahman, CA
    Badawy, W
    Fifth International Workshop on System-on-Chip for Real-Time Applications, Proceedings, 2005, : 207 - 210
  • [26] New VLSI architecture for fractional motion estimation of H.264/AVC
    Zheng, Zhao-Qing
    Sang, Hong-Shi
    Lai, Xiao-Ling
    Shen, Xu-Bang
    Jisuanji Xuebao/Chinese Journal of Computers, 2007, 30 (12): : 2101 - 2108
  • [27] Algorithm and Architecture for Quarter Pixel Motion Estimation for H.264/AVC
    Chatterjee, Sumit K.
    Chakrabarti, Indrajit
    2013 FOURTH NATIONAL CONFERENCE ON COMPUTER VISION, PATTERN RECOGNITION, IMAGE PROCESSING AND GRAPHICS (NCVPRIPG), 2013,
  • [28] Analysis of Adaptive Algorithm to Power Aware Design for H.264/AVC Integer Motion Estimation Engine in HDTV Application
    Huang, Yiqing
    Ikenaga, Takeshi
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 163 - +
  • [29] Low power and power aware fractional motion estimation of H.264/AVC for mobile applications
    Chen, Tung-Chien
    Chen, Yu-Han
    Tsai, Chuan-Yung
    Chen, Liang-Gee
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 5331 - +
  • [30] MULTI-ALGORITHM TARGETED LOW MEMORY BANDWIDTH ARCHITECTURE FOR H.264/AVC INTEGER-PEL MOTION ESTIMATION
    Lee, Jae Hun
    Yoo, KiWon
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 701 - 704