Architecture design of low power integer motion estimation for H.264/AVC

被引:0
|
作者
Chen, Tung-Chien [1 ]
Chen, Yu-Han [1 ]
Tsai, Sung-Fang [1 ]
Chen, Liang-Gee [1 ]
机构
[1] Natl Taiwan Univ, DSP IC Design Lab, Grad Inst Elect Engn, Taipei, Taiwan
关键词
D O I
暂无
中图分类号
O42 [声学];
学科分类号
070206 ; 082403 ;
摘要
In motion estimation, fast algorithms usually lead to an irregular searching flow, and the power reduction on architecture level is constrained for poor data reuse (DR). In this paper, a parallel IME hardware for H.264/AVC is proposed to well combine the techniques on algorithm and architecture levels. The "2-D SAD Tree" is adopted to support intra- and inter-candidate DR for the content-adaptive parallel-VBS four step search algorithm. A ladder-shaped reference data arrangement is proposed to support DR in both horizontal and vertical directions, while an advanced searching flow is applied to reduce the latency cycles. After these two techniques, 77.6% power of search window SRAMs can be reduced. According to the implementation result, in ultra low power mode, only 1.424 tow is required for realtime encoding CIF 30fps videos with 13.5 MHz operation frequency.
引用
收藏
页码:3351 / 3354
页数:4
相关论文
共 50 条
  • [1] Fast algorithm and architecture design of low-power integer motion estimation for H.264/AVC
    Chen, Tung-Chien
    Chen, Yu-Han
    Tsai, Sung-Fang
    Chien, Shao-Yi
    Chen, Liang-Gee
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2007, 17 (05) : 568 - 577
  • [2] Architecture design for H.264/AVC integer motion estimation with minimum memory bandwidth
    Li, Dong-Xiao
    Zheng, Wei
    Zhang, Ming
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2007, 53 (03) : 1053 - 1060
  • [3] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Yi-Hau Chen
    Tung-Chien Chen
    Shao-Yi Chien
    Yu-Wen Huang
    Liang-Gee Chen
    Journal of Signal Processing Systems, 2008, 53 : 335 - 347
  • [4] VLSI Architecture Design of Fractional Motion Estimation for H.264/AVC
    Chen, Yi-Hau
    Chen, Tung-Chien
    Chien, Shao-Yi
    Huang, Yu-Wen
    Chen, Liang-Gee
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 53 (03): : 335 - 347
  • [5] An Adaptive Motion Estimation Architecture for H.264/AVC
    Yang Song
    Ali Akoglu
    Journal of Signal Processing Systems, 2013, 73 : 161 - 179
  • [6] An Adaptive Motion Estimation Architecture for H.264/AVC
    Song, Yang
    Akoglu, Ali
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 161 - 179
  • [7] A multiframe motion estimation architecture for H.264/AVC
    Cho, Chuan-Yu
    Chang, Sheng-Kai
    Wang, Jia-Shung
    2006 IEEE INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, ICIP 2006, PROCEEDINGS, 2006, : 1357 - +
  • [8] Architecture and Circuit Optimization of Hardwired Integer Motion Estimation Engine for H.264/AVC
    Liu, Zhenyu
    Wang, Dongsheng
    Ikenaga, Takeshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2010, E93A (11) : 2065 - 2073
  • [9] CONTENT AWARE CONFIGURABLE ARCHITECTURE FOR H.264/AVC INTEGER MOTION ESTIMATION ENGINE
    Huang, Yiqing
    Mu, Qin
    Ikenaga, Takeshi
    ICME: 2009 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-3, 2009, : 37 - 40
  • [10] LOW POWER CACHE ALGORITHM AND ARCHITECTURE DESIGN FOR FAST MOTION ESTIMATION IN H.264/AVC ENCODER SYSTEM
    Tsai, Chuan-Yung
    Chung, Chen-Han
    Chen, Yu-Han
    Chen, Tung-Chien
    Chen, Liang-Gee
    2007 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOL II, PTS 1-3, 2007, : 97 - +