共 10 条
- [1] Fujimoto Kuniaki, 2009, Transactions of the Institute of Electrical Engineers of Japan, Part C, V129, P399, DOI 10.1541/ieejeiss.129.399
- [2] A dividing ratio changeable digital PLL based on phase state memory and double clock-edge detection [J]. IEEJ Trans. Electron. Inf. Syst., 2008, 7 (24+1185-1190): : 24+1185 - 1190
- [3] Harada Y, 2016, IEEJ T C, V136, P2
- [4] Inagaki Yuji, 2010, Transactions of the Institute of Electronics, Information and Communication Engineers A, VJ93-A, P335
- [5] Inoue T., 1990, Transactions of the Institute of Electronics, Information and Communication Engineers B-I, VJ73B-I, P932
- [6] Miyazaki M., 2000, Transactions of the Institute of Electronics, Information and Communication Engineers C, VJ83-C, P502
- [7] Park D, 1992, IEICE T COMMUN, VJ75-B-I, P560
- [8] Sato F., 1995, Transactions of the Institute of Electronics, Information and Communication Engineers B-I, VJ78B-I, P86
- [10] Yahara M, 2003, IEICE B, VJ86-B, P2277