Multiple-frequency digital phase-locked loop based on multiphase clock divider with constant pulse interval

被引:0
|
作者
Yahara, Mitsutoshi [1 ]
Fujimoto, Kuniaki [2 ]
Kiyota, Hideo [2 ]
机构
[1] Tokai Univ, Fukuoka Jr Coll, Tokyo, Japan
[2] Tokai Univ, Sch Ind & Welf Engn, Tokyo, Japan
关键词
constant pulse interval; multiphase clock; multiple frequency; PLL;
D O I
10.1002/ecj.12085
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the mobile communication equipment, the clock generator for driving each system is required to have a fast pull-in time, multiple signals of constant pulse interval, synchronization range, low output jitter, and wide lock-in range characteristics. In this paper, multiple-frequency multiphase clock digital-controlled phased-locked loop (MC-DCPLL) is proposed. In this loop, the pulse width error of the multiplied output signal is a time within one phase difference of the multiphase clock regardless of the multiplication ratio. The output jitter in the steady state is always within one phase difference of the multiphase clock. Since it is a control method by dividing ratio changeable type, the lock-in range is extremely wide. Also, the initial pull-in time is always completed in one cycle of the input signal without being influenced by the multiplication ratio. It is clarified by theory and simulation that these characteristics can be obtained. From the above, the versatility of the proposed multiple-frequency MC-DCPLL is extremely high, and it can be expected to be used for clock sources, and so on, in various mobile communication equipment systems.
引用
收藏
页码:40 / 47
页数:8
相关论文
共 50 条