Low-Power HEVC 1-D IDCT Hardware Architecture

被引:0
作者
Braatz, Luciano [1 ]
Palomino, Daniel [2 ]
Agostini, Luciano [2 ]
Zatt, Bruno [2 ]
Porto, Marcelo [2 ]
机构
[1] Fed Univ Pelotas UFPel, Video Technol Res Grp ViTech, Grp Architectures & Integrated Circuits GACI, Pelotas, Brazil
[2] Univ Fed Pelotas, ViTech GACI, Pelotas, Brazil
来源
2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI) | 2018年
关键词
video coding; HEVC; inverse transformation; low power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power (High Efficiency Video Coding) HEVC 1-D IDCT (One-Dimension Inverse Discrete Cosine Transform) hardware architecture, employing a bypass engine to reduce power dissipation. The bypass engine reduces power by replacing the regular 1-D IDCT algorithm by much simpler operations when applicable. Due to an average applicability rate of 87.57%, the low-power HEVC 1-D IDCT can substantially reduce the power dissipation with a slight area overhead. ASIC synthesis results estimates the power dissipation in 3.12 mW when operating at 789.32 MHz. Such frequency is enough to real-time encoding of Ultra-High Definition (UHD 4K) videos at 60 frames per second. Moreover, the presented energy saving hardware architecture can reduce 26% in power dissipation when compared to the regular 1-D IDCT hardware architecture.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] A 3-D CPU-FPGA-DRAM Hybrid Architecture for Low-Power Computation
    Chen, Xianmin
    Jha, Niraj K.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (05) : 1649 - 1662
  • [42] Using Efficient Adder Compressors with a Split-Radix Butterfly Hardware Architecture for Low-Power IoT Smart Sensors
    Santana, Gustavo M.
    Paim, Guilherme
    Rocha, Leandro M. G.
    Neuenfeld, Renato
    Fonseca, Mateus Beck
    da Costa, Eduardo A. C.
    Bampi, Sergio
    2017 24TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2017, : 486 - 489
  • [43] A low-power inverted ladder D/A converter
    Perelman, Yevgeny
    Ginosar, Ran
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (06) : 497 - 501
  • [44] Low-Power Hardware Implementation for Parametric Rectified Linear Unit Function
    Wu, Yu-Hsuan
    Lin, Wei-Hung
    Huang, Shih-Hsu
    2020 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS - TAIWAN (ICCE-TAIWAN), 2020,
  • [45] Investigation into low power of a 2D Inverse Discrete CosineTransform (IDCT) in FPGAs
    Cadenas, O
    Brandt, MA
    Megson, G
    Goswami, N
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CONSUMER ELECTRONICS, PROCEEDINGS, 2004, : 465 - 469
  • [46] A new low-power and high speed viterbi decoder architecture
    Choi, Chang-Jin
    Yoon, Sang-Hun
    Chong, Jong-Wha
    Lin, Shouyin
    UBIQUITOUS CONVERGENCE TECHNOLOGY, 2007, 4412 : 283 - +
  • [47] A Low-Power Parallel Architecture for Linear Feedback Shift Registers
    Zhang, Xinmiao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (03) : 412 - 416
  • [48] Low-power multirate architecture for IF digital frequency down converter
    Jou, SJ
    Wu, SY
    Wang, CK
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1998, 45 (11): : 1487 - 1494
  • [49] A Low-power Pyramid Motion Estimation Engine for 4K@30fps Realtime HEVC Video Encoding
    Xu, Ke
    Huang, Bo
    Liu, Xiangkai
    Tu, Xueying
    Wu, Zhuoyan
    Yan, Zhanpeng
    Liu, Peng
    Han, Bin
    Li, Yu
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [50] Low-Power Reconfigurable Architecture of Elliptic Curve Cryptography for IoT
    Hu, Xianghong
    Huang, Hongmin
    Zheng, Xin
    Liu, Yuan
    Xiong, Xiaoming
    IEICE TRANSACTIONS ON ELECTRONICS, 2021, E104C (11): : 643 - 650