Low-Power HEVC 1-D IDCT Hardware Architecture

被引:0
作者
Braatz, Luciano [1 ]
Palomino, Daniel [2 ]
Agostini, Luciano [2 ]
Zatt, Bruno [2 ]
Porto, Marcelo [2 ]
机构
[1] Fed Univ Pelotas UFPel, Video Technol Res Grp ViTech, Grp Architectures & Integrated Circuits GACI, Pelotas, Brazil
[2] Univ Fed Pelotas, ViTech GACI, Pelotas, Brazil
来源
2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI) | 2018年
关键词
video coding; HEVC; inverse transformation; low power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-power (High Efficiency Video Coding) HEVC 1-D IDCT (One-Dimension Inverse Discrete Cosine Transform) hardware architecture, employing a bypass engine to reduce power dissipation. The bypass engine reduces power by replacing the regular 1-D IDCT algorithm by much simpler operations when applicable. Due to an average applicability rate of 87.57%, the low-power HEVC 1-D IDCT can substantially reduce the power dissipation with a slight area overhead. ASIC synthesis results estimates the power dissipation in 3.12 mW when operating at 789.32 MHz. Such frequency is enough to real-time encoding of Ultra-High Definition (UHD 4K) videos at 60 frames per second. Moreover, the presented energy saving hardware architecture can reduce 26% in power dissipation when compared to the regular 1-D IDCT hardware architecture.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] Hardware Design of Fast HEVC 2-D IDCT Targeting Real-Time UHD 4K Applications
    Conceicao, Ruhan
    Araujo, Andrio
    Porto, Marcelo
    Zatt, Bruno
    Agostini, Luciano
    2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
  • [32] HEVC Decoder Optimization in Low Power Configurable Architecture for Wireless Devices
    Magoulianitis, Vasileios
    Katsavounidis, Ioannis
    2015 IEEE 16TH INTERNATIONAL SYMPOSIUM ON A WORLD OF WIRELESS, MOBILE AND MULTIMEDIA NETWORKS (WOWMOM), 2015,
  • [33] Analysis and Low-power Hardware Implementation of a Noise Reduction Algorithm
    Wang, Ang
    Yu, Lina
    Lan, Yuyan
    Zhou, Weixin
    Xiao, Wanang
    2021 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE BIG DATA AND INTELLIGENT SYSTEMS (HPBD&IS), 2021, : 22 - 26
  • [34] Low-complexity multiplierless DCT approximations for low-power HEVC digital IP cores
    Kulasekera, Sunera C.
    Madanayake, Arjuna
    Cintra, Renato J.
    Bayer, Fabio M.
    Potluri, Uma
    GEOSPATIAL INFOFUSION AND VIDEO ANALYTICS IV; AND MOTION IMAGERY FOR ISR AND SITUATIONAL AWARENESS II, 2014, 9089
  • [35] VLSI architecture for a low-power video codec system
    Chimienti, A
    Fanucci, L
    Locatelli, R
    Saponara, S
    MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 417 - 427
  • [36] Low-Power AES Data Encryption Architecture for a LoRaWAN
    Tsai, Kun-Lin
    Leu, Fang-Yie
    You, Ilsun
    Chang, Shuo-Wen
    Hu, Shiung-Jie
    Park, Hoonyong
    IEEE ACCESS, 2019, 7 : 146348 - 146357
  • [37] A novel architecture for low-power design of parallel multipliers
    Fayed, AA
    Bayoumi, MA
    IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
  • [38] A low-power processor architecture optimized for wireless devices
    Efthymiou, A
    Garside, JD
    Papaefstathiou, I
    16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 185 - 190
  • [39] Low-Power Bus Architecture Composition for AMBA AXI
    Na, Sangkwon
    Yang, Sung
    Kyung, Chong-Min
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (02) : 75 - 79
  • [40] A low-power DSP core architecture for low bitrate speech codec
    Okuhata, H
    Miki, MH
    Onoye, T
    Shirakawa, I
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (08) : 1616 - 1621