共 50 条
- [31] Hardware Design of Fast HEVC 2-D IDCT Targeting Real-Time UHD 4K Applications 2015 IEEE 6TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2015,
- [32] HEVC Decoder Optimization in Low Power Configurable Architecture for Wireless Devices 2015 IEEE 16TH INTERNATIONAL SYMPOSIUM ON A WORLD OF WIRELESS, MOBILE AND MULTIMEDIA NETWORKS (WOWMOM), 2015,
- [33] Analysis and Low-power Hardware Implementation of a Noise Reduction Algorithm 2021 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE BIG DATA AND INTELLIGENT SYSTEMS (HPBD&IS), 2021, : 22 - 26
- [34] Low-complexity multiplierless DCT approximations for low-power HEVC digital IP cores GEOSPATIAL INFOFUSION AND VIDEO ANALYTICS IV; AND MOTION IMAGERY FOR ISR AND SITUATIONAL AWARENESS II, 2014, 9089
- [35] VLSI architecture for a low-power video codec system MICROELECTRONICS JOURNAL, 2002, 33 (5-6): : 417 - 427
- [36] Low-Power AES Data Encryption Architecture for a LoRaWAN IEEE ACCESS, 2019, 7 : 146348 - 146357
- [37] A novel architecture for low-power design of parallel multipliers IEEE COMPUTER SOCIETY WORKSHOP ON VLSI 2001, PROCEEDINGS, 2001, : 149 - 154
- [38] A low-power processor architecture optimized for wireless devices 16TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURE AND PROCESSORS, PROCEEDINGS, 2005, : 185 - 190