A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation

被引:0
|
作者
Du, Laimin [1 ,2 ]
Ni, Leibin [2 ]
Liu, Xiong [2 ]
Mao, Wei [1 ]
Yu, Hao [1 ]
机构
[1] Southern Univ Sci & Technol, Sch Microelect, Shenzhen, Peoples R China
[2] Huawei Technol Co Ltd, Adv Comp & Storage Lab, Shenzhen, Peoples R China
关键词
low power; signed multiplier; compressor; error compensation;
D O I
10.1109/APCCAS55924.2022.10090316
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is an emerging and effective means of reducing energy consumption in digital circuits,which is critical for improving the energy efficiency of edge computing devices. In this paper, we propose a novel low power signed approximate multiplier based on a sign-focus compressor and error compensation. The sign-focus compressor is a compressor customized for partial product matrix of signed operands. After probabilistic analysis, it is reduced to the simplest logic circuit. At the same time, we truncate the low N-1 columns of the partial product matrix and perform error compensation. By logic synthesis evaluation, the proposed approximate multiplier saves 49.84% power, 46.41% area and 24.65% delay compared to the exact multiplier. Compared with other state-of-the-art approximate multipliers, the proposed approximate multiplier has better accuracy-performance tradeoff.
引用
收藏
页码:226 / 230
页数:5
相关论文
共 50 条
  • [41] Design and Analysis of A Low-Power High-Speed Accuracy-Controllable Approximate Multiplier
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2018, E101A (12) : 2244 - 2253
  • [42] A low-power multiplier with the spurious power suppression technique
    Chen, Kuan-Hung
    Chu, Yuan-Sun
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (07) : 846 - 850
  • [43] LHTAM: Low-power and high-speed approximate multiplier for tiny inexact computing systems
    Izadi, Azin
    Jamshidi, Vahid
    COMPUTERS & ELECTRICAL ENGINEERING, 2025, 123
  • [44] Low Power Karnaugh Map Approximate Adder for Error Compensation in Loop Accumulations
    Yang, Chunmei
    Jiao, Hailong
    17TH IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY (ICICDT 2019), 2019,
  • [45] Low-Power Low-Error Fixed-Width Multiplier Design for Digital Signal Processing
    Zhang, En-Hui
    Huang, Shih-Hsu
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [46] FinFET-Based Low-Power Improved PDP 4:2 Approximate Compressor Design
    Ul Haq, Shams
    Sharma, Vijay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (14)
  • [47] Low-power parallel multiplier with column bypassing
    Wen, MC
    Wang, SJ
    Lin, YN
    ELECTRONICS LETTERS, 2005, 41 (10) : 581 - 583
  • [48] Power Efficient Approximate Multiplier Architectures for Error Resilient Applications
    Kumar, U. Anil
    Bikki, Pavankumar
    Veeramachaneni, Sreehari
    Ahmed, Syed Ershad
    2022 IEEE 19TH INDIA COUNCIL INTERNATIONAL CONFERENCE, INDICON, 2022,
  • [49] Embedded Capacitor-Multiplier Compensation for Area-Efficient Low-Power Multistage Amplifiers
    Yan, Zushu
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 153 - 156
  • [50] Low-Power Approximate MAC Unit
    Esposito, Darjn
    Strollo, Antonio G. M.
    Alioto, Massimo
    2017 13TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME), 2017, : 81 - 84