A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation

被引:0
|
作者
Du, Laimin [1 ,2 ]
Ni, Leibin [2 ]
Liu, Xiong [2 ]
Mao, Wei [1 ]
Yu, Hao [1 ]
机构
[1] Southern Univ Sci & Technol, Sch Microelect, Shenzhen, Peoples R China
[2] Huawei Technol Co Ltd, Adv Comp & Storage Lab, Shenzhen, Peoples R China
关键词
low power; signed multiplier; compressor; error compensation;
D O I
10.1109/APCCAS55924.2022.10090316
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is an emerging and effective means of reducing energy consumption in digital circuits,which is critical for improving the energy efficiency of edge computing devices. In this paper, we propose a novel low power signed approximate multiplier based on a sign-focus compressor and error compensation. The sign-focus compressor is a compressor customized for partial product matrix of signed operands. After probabilistic analysis, it is reduced to the simplest logic circuit. At the same time, we truncate the low N-1 columns of the partial product matrix and perform error compensation. By logic synthesis evaluation, the proposed approximate multiplier saves 49.84% power, 46.41% area and 24.65% delay compared to the exact multiplier. Compared with other state-of-the-art approximate multipliers, the proposed approximate multiplier has better accuracy-performance tradeoff.
引用
收藏
页码:226 / 230
页数:5
相关论文
共 50 条
  • [31] A Low-Power and Small-Area Multiplier for Accuracy-Scalable Approximate Computing
    Baba, Hiroyuki
    Yang, Tongxin
    Inoue, Masahiro
    Tajima, Kaori
    Ukezono, Tomoaki
    Sato, Toshinori
    2018 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2018, : 569 - 574
  • [32] A ROM based Low-Power Multiplier
    Paul, Bipul C.
    Fujita, Shinobu
    Kajima, Masaki
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 69 - +
  • [33] A low-power CMOS analog multiplier
    Chen, CH
    Li, Z
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (02) : 100 - 104
  • [34] A low-power clock frequency multiplier
    Faisal, Ibrahim
    Bayoumi, Magdy
    Zhao, Peiyi
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1495 - 1498
  • [35] Low-Power Modified Vedic Multiplier
    Kodali, Ravi Kishore
    Sivakumar, C.
    Jain, Vishal
    Boppana, Lakshmi
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 454 - 458
  • [36] Design of a Low-power and Small-area Approximate Multiplier using First the Approximate and then the Accurate Compression Method
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    GLSVLSI '19 - PROCEEDINGS OF THE 2019 ON GREAT LAKES SYMPOSIUM ON VLSI, 2019, : 39 - 44
  • [37] An efficient design of low-power and high-speed approximate compressor in FinFET technology
    Zakian, Pegah
    Asli, Rahebeh Niaraki
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 86
  • [38] Low Power Signal Processing via Approximate Multiplier for Error-Resilient Applications
    Garg, Bharat
    Sharma, G. K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 546 - 551
  • [39] Compressor based hybrid approximate multiplier architectures with efficient error correction logic
    Uppugunduru, Anil Kumar
    Bharadwaj, S. Vignesh
    Ahmed, Syed Ershad
    COMPUTERS & ELECTRICAL ENGINEERING, 2022, 104
  • [40] An Ultra-Efficient Approximate Multiplier With Error Compensation for Error-Resilient Applications
    Sabetzadeh, Farnaz
    Moaiyeri, Mohammad Hossein
    Ahmadinejad, Mohammad
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2023, 70 (02) : 776 - 780