A Low-Power Approximate Multiplier with Sign-Focus Compressor and Error Compensation

被引:0
|
作者
Du, Laimin [1 ,2 ]
Ni, Leibin [2 ]
Liu, Xiong [2 ]
Mao, Wei [1 ]
Yu, Hao [1 ]
机构
[1] Southern Univ Sci & Technol, Sch Microelect, Shenzhen, Peoples R China
[2] Huawei Technol Co Ltd, Adv Comp & Storage Lab, Shenzhen, Peoples R China
关键词
low power; signed multiplier; compressor; error compensation;
D O I
10.1109/APCCAS55924.2022.10090316
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Approximate computing is an emerging and effective means of reducing energy consumption in digital circuits,which is critical for improving the energy efficiency of edge computing devices. In this paper, we propose a novel low power signed approximate multiplier based on a sign-focus compressor and error compensation. The sign-focus compressor is a compressor customized for partial product matrix of signed operands. After probabilistic analysis, it is reduced to the simplest logic circuit. At the same time, we truncate the low N-1 columns of the partial product matrix and perform error compensation. By logic synthesis evaluation, the proposed approximate multiplier saves 49.84% power, 46.41% area and 24.65% delay compared to the exact multiplier. Compared with other state-of-the-art approximate multipliers, the proposed approximate multiplier has better accuracy-performance tradeoff.
引用
收藏
页码:226 / 230
页数:5
相关论文
共 50 条
  • [1] Low-Power Approximate Multiplier With Error Recovery Using a New Approximate 4-2 Compressor
    Strollo, Antonio G. M.
    De Caro, Davide
    Napoli, Ettore
    Petra, Nicola
    Di Meo, Gennaro
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [2] Low-Power and High-Speed Approximate Multiplier Design with a Tree Compressor
    Yang, Tongxin
    Ukezono, Tomoaki
    Sato, Toshinori
    2017 IEEE 35TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2017, : 89 - 96
  • [3] Low-Power Encoder and Compressor Design for Approximate Radix-8 Booth Multiplier
    Kim, Jiwoo
    Park, Gunho
    Lee, Youngjoo
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [4] Low-Power Compressor-Based Approximate Multipliers With Error Correcting Module
    Kumar, U. Anil
    Chatterjee, Sumit K.
    Ahmed, Syed Ershad
    IEEE EMBEDDED SYSTEMS LETTERS, 2022, 14 (02) : 59 - 62
  • [5] An efficient implementation of low-power approximate compressor-based multiplier for cognitive communication systems
    Sundhari, Meenaakshi R. P.
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2022, 35 (02)
  • [6] A Low-Power DNN Accelerator With Mean-Error-Minimized Approximate Signed Multiplier
    Du, Laimin
    Ni, Leibin
    Liu, Xiong
    Peng, Guanqi
    Li, Kai
    Mao, Wei
    Yu, Hao
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 57 - 68
  • [7] A Low-Power, High-Performance Approximate Multiplier with Configurable Partial Error Recovery
    Liu, Cong
    Han, Jie
    Lombardi, Fabrizio
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [8] Design and Analysis of Low Power Approximate Multiplier Using Novel Compressor
    Thakur G.
    Sohal H.
    Jain S.
    SN Computer Science, 5 (5)
  • [9] Approximate Multiplier Using Reordered 4-2 Compressor with OR-based Error Compensation
    Xu, Yufeng
    Guo, Yi
    Kimura, Shinji
    2019 IEEE 13TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2019,
  • [10] Low Power Approximate Multiplier Using Error Tolerant Adder
    Cho, Jaeik
    Kim, Youngmin
    2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020), 2020, : 298 - 299