A novel, coupling driven, low power bus coding technique for minimizing capacitive crosstalk in VLSI interconnects

被引:7
|
作者
Sainarayanan, K. S. [1 ]
Ravindra, J. V. R. [1 ]
Srinivas, M. B. [1 ]
机构
[1] IIIT, CVEST, Hyderabad, Andhra Pradesh, India
关键词
bus (group of interconnects); coupling transitions (CT) and self transitions (ST); VLSI; low power;
D O I
10.1109/ISCAS.2006.1693544
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In current VLSI technology, interconnects have become the predominant source of power dissipation. Particularly in DSM technology, the spacing between interconnects is very less leading to the dominance of coupling capacitance over self capacitance. In 0.13 mu m technology, it has been found that 75% of the power consumption is due to the coupling capacitance whereas only 25% is due to self capacitance. Thus, earlier schemes which concentrated on minimizing the substrate capacitances are not valid in these buses. Considering these aspects, this paper proposes a novel encoding technique that reduces the switching activity due to capacitive coupling resulting in lower power overhead. The simulation results show that the power dissipation in a bus is reduced by about 23% with this encoding technique. The encoding and decoding circuits have been designed and the power consumed has been compared with those of other coding schemes.
引用
收藏
页码:4155 / +
页数:2
相关论文
共 23 条
  • [1] A novel bus encoding technique for low power VLSI
    Natesan, J
    Radhakrishnan, D
    ESA'04 & VLSI'04, PROCEEDINGS, 2004, : 54 - 59
  • [2] Serial low power bus coding for VLSI
    Kuo, Chih-Hung
    Wu, Wey-Bang
    Wu, Yi-Jang
    Lin, Jia-Hung
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2449 - 2453
  • [3] Bus encoder design for reduced crosstalk, power and area in coupled VLSI interconnects
    Kaushik, Brajesh Kumar
    Agarwal, Deepika
    Babu, Nagendra G.
    MICROELECTRONICS JOURNAL, 2013, 44 (09) : 827 - 833
  • [4] Bus encoder design for crosstalk and power reduction in RLC modelled VLSI interconnects
    Verma, S. K.
    Kaushik, B. K.
    JOURNAL OF ENGINEERING DESIGN AND TECHNOLOGY, 2015, 13 (03) : 486 - 498
  • [5] A Low Power Novel Encoding Technique for RC Modelled VLSI Interconnects
    Verma, Shashi Kant
    Kaushik, Brajesh Kumar
    Soni, Sanjay Kumar
    JOURNAL OF LOW POWER ELECTRONICS, 2013, 9 (04) : 471 - 478
  • [6] A novel deep submicron low power bus coding technique
    Sainarayanan, KS
    Ravindra, JVR
    Srinivas, MB
    Proceedings of the Third IASTED International Conference on Circuits, Signals, and Systems, 2005, : 154 - 159
  • [7] A novel low power bus coding technique for nanometer technology
    Zhao, Xin
    Tian, Xi
    Yan, ShaoShi
    Guan, Yongfeng
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 1066 - 1069
  • [8] Novel low-power bus invert coding methods with crosstalk detector
    Fang, Chia-Hao
    Fan, Chih-Peng
    JOURNAL OF THE CHINESE INSTITUTE OF ENGINEERS, 2011, 34 (01) : 123 - 139
  • [9] Power and Crosstalk Reduction Using Bus Encoding Technique for RLC Modeled VLSI Interconnect
    Babu, G. Nagendra
    Agarwal, Deepika
    Kaushik, B. K.
    Manhas, S. K.
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 424 - 434
  • [10] A low power adaptive spatio-temporal bus coding for crosstalk avoidance
    Liu Y.
    Zhong G.-D.
    Yang Y.-T.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2011, 33 (04): : 945 - 950