Development of vertical and tapered via etch for 3D through wafer interconnect technology

被引:0
|
作者
Tezcan, Deniz Sabuncuoglu [1 ]
De Munck, Koen [1 ]
Pham, Nga [1 ]
Luhn, Ole [1 ]
Aarts, Arno [1 ]
De Moor, Piet [1 ]
Baert, Kris [1 ]
Van Hoof, Chris [1 ]
机构
[1] IMEC VZW, Kapeldreef 75, B-3001 Louvain, Belgium
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Two types of dry silicon etch techniques are developed to cover two different areas of demand for interconnect technology: one for high aspect ratio (AR) vertical vias and one for tapered vias. Various sizes of vertical vias and trenches with diameters/widths ranging from 1-100 mu m with an AR up to 50 are realized using Bosch Deep Reactive Ion Etch (DRIE) process. A linear model is applied to describe and to give physical insight in the Aspect Ratio Dependant Etch (ARDE) effect. The feasibility of the vertical vias as electrical interconnect is shown by isolating them from the substrate by silicon oxide and then filling with polysilicon. The tapered vias are typically post-processed on fabricated device wafers, making it inherently a more generic approach where diameter size can be large and low AR can be tolerated. Vias with a depth of similar to 100 mu m and a diameter of similar to 50 mu m at the bottom (though larger at top) are realized. Varying various etch parameters, slope angles of 70 degrees-80 degrees are realized to allow for conformal deposition of dielectric/seed materials on the sidewalls and to allow lithography within the via. Reactive Ion Etch (RIE) is used to fabricate sloped vias by simultaneously applying etch and passivation gasses. Negative angles on the via top and sidewall roughness are observed that introduce conformal coating problems and increased leakage currents. Smoothening techniques using maskless wet and dry silicon etching are investigated to overcome these problems.
引用
收藏
页码:22 / 28
页数:7
相关论文
共 50 条
  • [21] A novel electrically conductive wafer through hole filled vias interconnect for 3D MEMS packaging
    Premachandran, CS
    Nagarajan, R
    Yu, C
    Zhang, XL
    Chong, SC
    53RD ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2003 PROCEEDINGS, 2003, : 627 - 630
  • [22] 3D stackable packages with bumpless interconnect technology
    Lin, CWC
    Chiang, SCL
    Yang, TKA
    PROCEEDINGS OF 5TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2003, : 8 - 12
  • [23] 3D stacked packages with bumpless interconnect technology
    Lin, CWC
    Chiang, SCL
    Yang, TKA
    IEEE/CPMT/SEMI(R) 28TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2003, : 231 - 235
  • [24] Wireless 3D vertical interconnect with power splitting capability
    Dave, Aditya
    Franklin, Rhonda
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 1161 - 1163
  • [25] An Innovative Bumpless Stacking with Through Silicon Via for 3D Wafer-On-Wafer (WOW) Integration
    Liao, Sue-Chen
    Chen, Erh-Hao
    Chen, Chien-Chou
    Chen, Shang-Chun
    Chen, Jui-Chin
    Chang, Po-Chih
    Chang, Yiu-Hsiang
    Lin, Cha-Hsin
    Ku, Tzu-Kun
    Kao, Ming-Jer
    Kim, Young Suk
    Maeda, Nobuhide
    Kodama, Shoichi
    Kitada, Hideki
    Fujimoto, Koji
    Ohba, Takayuki
    2014 IEEE 64TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2014, : 1861 - 1864
  • [26] Modeling and Electromagnetic Analysis of Multilayer Through Silicon Via Interconnect for 3D Integration
    Yan, Zhaowen
    Kang, Ting
    Zhang, Wei
    Wang, Jianwei
    INTERNATIONAL JOURNAL OF ANTENNAS AND PROPAGATION, 2015, 2015
  • [27] Through-Silicon Via Technology for 3D Applications
    Philipsen, Harold G. G.
    Luehn, Ole
    Civale, Yann
    Wang, Yu-Shuen
    Tezcan, Deniz Sabuncuoglu
    Ruythooren, Wouter
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 97 - 107
  • [28] Die to Wafer/Die DBI Hybrid Bonding for a True 3D Interconnect
    Haba, Belgacem
    PROCEEDINGS OF 2019 6TH INTERNATIONAL WORKSHOP ON LOW TEMPERATURE BONDING FOR 3D INTEGRATION (LTB-3D), 2019, : 18 - 18
  • [29] Wafer stacking : key technology for 3D integration
    Lagahe-Blanchard, C.
    Aspar, B.
    2009 IEEE INTERNATIONAL SOI CONFERENCE, 2009, : 41 - 44
  • [30] Wafer-level 3D integration technology
    Koester, S. J.
    Young, A. M.
    Yu, R. R.
    Purushothaman, S.
    Chen, K. -N.
    La Tulipe, D. C., Jr.
    Rana, N.
    Shi, L.
    Wordeman, M. R.
    Sprogis, E. J.
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2008, 52 (06) : 583 - 597