Development of vertical and tapered via etch for 3D through wafer interconnect technology

被引:0
|
作者
Tezcan, Deniz Sabuncuoglu [1 ]
De Munck, Koen [1 ]
Pham, Nga [1 ]
Luhn, Ole [1 ]
Aarts, Arno [1 ]
De Moor, Piet [1 ]
Baert, Kris [1 ]
Van Hoof, Chris [1 ]
机构
[1] IMEC VZW, Kapeldreef 75, B-3001 Louvain, Belgium
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Two types of dry silicon etch techniques are developed to cover two different areas of demand for interconnect technology: one for high aspect ratio (AR) vertical vias and one for tapered vias. Various sizes of vertical vias and trenches with diameters/widths ranging from 1-100 mu m with an AR up to 50 are realized using Bosch Deep Reactive Ion Etch (DRIE) process. A linear model is applied to describe and to give physical insight in the Aspect Ratio Dependant Etch (ARDE) effect. The feasibility of the vertical vias as electrical interconnect is shown by isolating them from the substrate by silicon oxide and then filling with polysilicon. The tapered vias are typically post-processed on fabricated device wafers, making it inherently a more generic approach where diameter size can be large and low AR can be tolerated. Vias with a depth of similar to 100 mu m and a diameter of similar to 50 mu m at the bottom (though larger at top) are realized. Varying various etch parameters, slope angles of 70 degrees-80 degrees are realized to allow for conformal deposition of dielectric/seed materials on the sidewalls and to allow lithography within the via. Reactive Ion Etch (RIE) is used to fabricate sloped vias by simultaneously applying etch and passivation gasses. Negative angles on the via top and sidewall roughness are observed that introduce conformal coating problems and increased leakage currents. Smoothening techniques using maskless wet and dry silicon etching are investigated to overcome these problems.
引用
收藏
页码:22 / 28
页数:7
相关论文
共 50 条
  • [11] DEVELOPMENT OF THIN 3D WLCSP USING VERTICAL VIA LAST TSV TECHNOLOGY
    Yu, Daquan
    Xiao, Zhiyi
    Fan, Jun
    Ren, Yulong
    Huo, Jinqian
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,
  • [12] Through-wafer interconnect technology for silicon
    Kutchoukov, VG
    Shikida, M
    Mollinger, JR
    Bossche, A
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2004, 14 (07) : 1029 - 1036
  • [13] Through silicon via technology - Processes and reliability for wafer-level 3D system integration
    Ramm, P.
    Wolf, M. J.
    Klumpp, A.
    Wieland, R.
    Wunderle, B.
    Michel, B.
    Reichl, H.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 841 - +
  • [14] Challenges of Semiconductor Micro Via Fabrication Technology for 3D Chiplet Interconnect
    Morikawa, Yasuhiro
    CONFERENCE OF SCIENCE & TECHNOLOGY FOR INTEGRATED CIRCUITS, 2024 CSTIC, 2024,
  • [15] Production worthy 3D interconnect technology
    Tu, H. J.
    Wu, W. J.
    Hu, J. C.
    Yang, K. F.
    Chang, H. B.
    Chiou, W. C.
    Yu, C. H.
    PROCEEDINGS OF THE IEEE 2008 INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE, 2008, : 37 - 39
  • [16] Stress Issues in 3D Interconnect Technology Using Through Glass Vias
    Zhao J.
    Li W.
    Zhong Y.
    Yu D.
    Qin F.
    Jixie Gongcheng Xuebao/Journal of Mechanical Engineering, 2022, 58 (02): : 246 - 258
  • [17] DESIGN AND DEVELOPMENT OF 3D WLCSP FOR CMOS IMAGE SENSOR USING VERTICAL VIA TECHNOLOGY
    Zhou, Tianshen
    Ma, Shuying
    Zheng, Fengxia
    Hang, Tao
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,
  • [18] Post TSV Etch Cleaning Process Development using SAPS Megasonic Technology 3D/TSV/ Interposer: Through Silicon Via and Packaging
    Chen, Fuping
    Zhang, Xiaoyan
    Wang, Xi
    Tao, Xuecheng
    Yang, Shu
    Wang, David H.
    Vartanian, Victor
    Sapp, Brian
    2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, : 201 - 203
  • [19] Development of a novel deep silicon tapered via etch process for through-silicon interconnection in 3-D integrated systems
    Nagarajan, Ranganathan
    Ebin, Liao
    Dayong, Lee
    Seng, Soh Chee
    Prasad, Krishnamachar
    Balasubramanian, N.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 383 - +
  • [20] Wafer level warpage characterization of 3D interconnect processing wafers
    Chang, Po-Yi
    Ku, Yi-Sha
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XXVI, PTS 1 AND 2, 2012, 8324