Development of vertical and tapered via etch for 3D through wafer interconnect technology

被引:0
|
作者
Tezcan, Deniz Sabuncuoglu [1 ]
De Munck, Koen [1 ]
Pham, Nga [1 ]
Luhn, Ole [1 ]
Aarts, Arno [1 ]
De Moor, Piet [1 ]
Baert, Kris [1 ]
Van Hoof, Chris [1 ]
机构
[1] IMEC VZW, Kapeldreef 75, B-3001 Louvain, Belgium
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Two types of dry silicon etch techniques are developed to cover two different areas of demand for interconnect technology: one for high aspect ratio (AR) vertical vias and one for tapered vias. Various sizes of vertical vias and trenches with diameters/widths ranging from 1-100 mu m with an AR up to 50 are realized using Bosch Deep Reactive Ion Etch (DRIE) process. A linear model is applied to describe and to give physical insight in the Aspect Ratio Dependant Etch (ARDE) effect. The feasibility of the vertical vias as electrical interconnect is shown by isolating them from the substrate by silicon oxide and then filling with polysilicon. The tapered vias are typically post-processed on fabricated device wafers, making it inherently a more generic approach where diameter size can be large and low AR can be tolerated. Vias with a depth of similar to 100 mu m and a diameter of similar to 50 mu m at the bottom (though larger at top) are realized. Varying various etch parameters, slope angles of 70 degrees-80 degrees are realized to allow for conformal deposition of dielectric/seed materials on the sidewalls and to allow lithography within the via. Reactive Ion Etch (RIE) is used to fabricate sloped vias by simultaneously applying etch and passivation gasses. Negative angles on the via top and sidewall roughness are observed that introduce conformal coating problems and increased leakage currents. Smoothening techniques using maskless wet and dry silicon etching are investigated to overcome these problems.
引用
收藏
页码:22 / 28
页数:7
相关论文
共 50 条
  • [1] Vertical 3D interconnect through aligned wafer bonding
    Pelzer, R
    Matthias, T
    Kettner, P
    Lindner, P
    Schaefer, C
    FIFTH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, PROCEEDINGS, 2003, : 512 - 517
  • [2] Through Wafer Via Technology for MEMS and 3D Integration
    Rimskog, Magnus
    32nd IEEE/CPMT International Electronic Manufacturing Technology Symposium, 2007, : 174 - 177
  • [3] Wafer level packaging and 3D interconnect for IC technology
    Islam, R
    Brubaker, C
    Lindner, P
    Schaefer, C
    2002 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE AND WORKSHOP: ADVANCING THE SCIENCE OF SEMICONDUCTOR MANUFACTURING EXCELLENCE, 2002, : 212 - 217
  • [4] 3D interconnect through aligned wafer level bonding
    Lindner, P
    Dragoi, V
    Glinsner, T
    Schaefer, C
    Islam, R
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 1439 - 1443
  • [5] Development of a through wafer 3D vertical micro-coaxial probe
    Boone, Justin
    Krishnan, Subramanian
    Bhansali, Shekhar
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2013, 23 (07)
  • [6] 3D via etch development for 3D circuit integration in FDSOI
    Knecht, JM
    Yost, DRW
    Burns, JA
    Chen, CK
    Keast, CL
    Warner, K
    2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, : 104 - 105
  • [7] Development of Through Glass Via Technology For 3D Packaging
    Takahashi, Shintaro
    Horiuchi, Kohei
    Mori, Shigetoshi
    Tatsukoshi, Kentaro
    Ono, Motoshi
    Mikayama, Masaki
    Imajo, Nobuhiko
    Mobley, Tim
    2013 EUROPEAN MICROELECTRONICS PACKAGING CONFERENCE (EMPC), 2013,
  • [8] A vertical wafer level packaging using through hole filled via interconnect by lift off polymer method for MEMS and 3D stacking applications
    Premachandran, CS
    Rangnathan, N
    Mohanraj, S
    Choong, CS
    Iyer, MK
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 1094 - 1098
  • [9] Technology and application of 3D interconnect
    Jones, Robert E.
    Chatterjee, Ritwik
    Pozder, Scott
    2007 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2007, : 176 - +
  • [10] 3D Micro Bump Interface Enabling Top Die Interconnect to True Circuit Through Silicon Via Wafer
    Chang, Nistec
    Chung, C. Key
    Wang, Yu-Po
    Lin, C. F.
    Su, P. J.
    Shih, Teny
    Kao, Nicholas
    Hung, Joe
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1888 - 1893