High speed and low area decision feed-back equalizer with novel memory less distributed arithmetic filter

被引:14
作者
NagaJyothi, Grande [1 ]
Sridevi, Sriadibhatla [1 ]
机构
[1] Vellore Inst Technol, Dept Micro & Nanoelect, Vellore 632014, Tamil Nadu, India
关键词
Distributed arithmetic; Decision feedback equalizer; Non-linear equalizer; FIR; Feed forward (FF) filter; Feed back (FB) filter; Linear equalizer; Inter symbol interference (ISI); Quantizer; REALIZATION;
D O I
10.1007/s11042-018-7038-6
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper an efficient implementation of decision feed back equalizer (DFE) is carried out using novel memory less distributed arithmetic (NMLDA) filter. In wireless transmission systems, DFEs are used to mitigate the inter-symbol interference (ISI). The ISI is occurred due to multi-path propagation of the transmitted signal. High data rate systems demand higher order filters in DFE architectures which increase complexity in hardware design. In our proposed NMLDA design, we have used multiplexers and enhanced compressor adders in place of memory unit and conventional adders. The proposed design occupies lower area and gives higher throughput, when compared to MAC based filter and all other memory based DA filter architectures. By using proposed NMLDA based DFE, the ISI errors in transmission signal, will be minimized and the performance of the transmission system will be enhanced. We have synthesized the NMLDA of 32-tap, 16-tap, 8-tap and 4-tap filters and implemented them on FPGA device. The proposed design has nearly 70% less number of logical elements than OBC DA and 50% less than MDA and offers better throughput than the existing designs when implemented on Altera Cyclone III EP3C55F484C6.
引用
收藏
页码:32679 / 32693
页数:15
相关论文
共 22 条
[1]  
Burleson W. P., 1991, Journal of VLSI Signal Processing, V2, P235, DOI 10.1007/BF00925468
[2]   ADAPTIVE NONLINEAR EQUALIZATION OF DIGITAL-COMMUNICATIONS CHANNELS [J].
CALLENDER, CP ;
THEODORIDIS, S ;
COWAN, CFN .
SIGNAL PROCESSING, 1994, 40 (2-3) :325-333
[3]  
Chae I, 2016, PROC IEEE MICR ELECT, P6, DOI 10.1109/MEMSYS.2016.7421543
[4]   Distributed arithmetic realisation of cyclic convolution and its DFT application [J].
Chen, HC ;
Guo, JI ;
Jen, CW ;
Chang, TS .
IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2005, 152 (06) :615-629
[5]  
Croisier A., 1973, U.S. Patent, Patent No. 3777130
[6]  
Demissie B, 2016, 2016 19TH INTERNATIONAL CONFERENCE ON INFORMATION FUSION (FUSION), P1
[7]   ITERATIVE CORRECTION OF INTERSYMBOL INTERFERENCE - TURBO-EQUALIZATION [J].
DOUILLARD, C ;
JEZEQUEL, M ;
BERROU, C ;
PICART, A ;
DIDIER, P ;
GLAVIEUX, A .
EUROPEAN TRANSACTIONS ON TELECOMMUNICATIONS, 1995, 6 (05) :507-511
[8]  
Ghamkhari SF, 2012, 20 IR C EL ENG, V1, pi
[9]  
Hurskainen H, 2009, EURASIP J EMBEDDED S, V2009, P543
[10]  
Jyothi Grande Naga, 2019, Microelectronics, Electromagnetics and Telecommunications. Proceedings of the Fourth ICMEET 2018. Lecture Notes in Electrical Engineering (LNEE 521), P385, DOI 10.1007/978-981-13-1906-8_40