Transparent SOC: On-chip analyzing techniques and implementation for embedded processor

被引:0
|
作者
Saen, M [1 ]
Nakagawa, M [1 ]
Nishimoto, J [1 ]
Kodama, T [1 ]
Arakawa, F [1 ]
机构
[1] Hitachi Ltd, Tokyo, Japan
来源
IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS | 2004年
关键词
D O I
10.1109/SOCC.2004.1362348
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An on-chip analysis technique for SOC, which enables system performance to be improved, was developed. The key to this technique is the synchronized analysis of the whole SOC. This is made possible by a circuit structure in which small circuits for analysis are distributed at points on the SOC to be analyzed, and these circuits operate in synchronization through a special network. Benchmarks for multimedia operations (including MPEG encoding) show that this analysis enables us to improve system performance by 17% with minimum trial-and-error. In addition, it was confirmed that the negative impact on chip area when applying this technique is very small. And it is concluded that SOC design time can be shortened during the system-development stage by using this new technique.
引用
收藏
页码:51 / 54
页数:4
相关论文
共 50 条
  • [1] Design of On-Chip Debug System for embedded processor
    Park, Hyungbae
    Xu, Jingzhe
    Park, Jusung
    Ji, Jung-Hoon
    Woo, Gyun
    ISOCC: 2008 INTERNATIONAL SOC DESIGN CONFERENCE, VOLS 1-3, 2008, : 652 - +
  • [2] Applications of on-chip trace on debugging embedded processor
    Hu, Xiao
    Chen, Shuming
    SNPD 2007: EIGHTH ACIS INTERNATIONAL CONFERENCE ON SOFTWARE ENGINEERING, ARTIFICIAL INTELLIGENCE, NETWORKING, AND PARALLEL/DISTRIBUTED COMPUTING, VOL 1, PROCEEDINGS, 2007, : 140 - +
  • [3] On-chip trace: Effective debug and optimization technique for embedded processor
    College of Computer, National Univ. of Defense Technology, Changsha 410073, China
    Guofang Keji Daxue Xuebao, 2008, 2 (46-50):
  • [4] Reconfigurable on-chip interconnection networks for high performance embedded SoC design
    Oveis-Gharan, Masoud
    Khan, Gul N.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2020, 106
  • [5] Design of Multimedia SoC Platform with a Crossbar On-chip Bus for Embedded Systems
    Jung, Hongkyun
    Jin, Xianzhe
    Jung, Younjin
    Kim, Ok
    Lee, Byoungyup
    Heo, Jungbum
    Ryoo, Kwangki
    NCM 2008 : 4TH INTERNATIONAL CONFERENCE ON NETWORKED COMPUTING AND ADVANCED INFORMATION MANAGEMENT, VOL 1, PROCEEDINGS, 2008, : 292 - 297
  • [6] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, S
    38TH DESIGN AUTOMATION CONFERENCE PROCEEDINGS 2001, 2001, : 317 - 320
  • [7] Testing for interconnect crosstalk defects using on-chip embedded processor cores
    Chen, L
    Bai, XL
    Dey, SJ
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (4-5): : 529 - 538
  • [8] Testing for Interconnect Crosstalk Defects Using On-Chip Embedded Processor Cores
    Li Chen
    Xiaoliang Bai
    Sujit Dey
    Journal of Electronic Testing, 2002, 18 : 529 - 538
  • [9] Various Arbitration Algorithm for On-Chip(AMBA) Shared Bus Multi-Processor SoC
    Shrivastava, Anurag
    Sharma, Sudhir Kumar
    2016 IEEE STUDENTS' CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER SCIENCE (SCEECS), 2016,
  • [10] On-Chip Memory Architecture Exploration Framework for DSP Processor-Based Embedded System on Chip
    Kumar, T. S. Rajesh
    Govindarajan, R.
    Ravikumar, C. P.
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2012, 11 (01)