共 45 条
- [1] [Anonymous], P INT SOL STAT CIRC
- [2] Layout options for stability tuning of SRAM cells in Multi-Gate-FET technologies [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 392 - +
- [3] Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
- [4] Cakici T, 2007, ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P127
- [5] Carlson A., 2006, 2006 IEEE International SOI Conference (IEEE Cat. No. 06CH37786), P105, DOI 10.1109/SOI.2006.284456
- [6] A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 252 - 253
- [8] Colinge J. P., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P595, DOI 10.1109/IEDM.1990.237128
- [10] Validated 90nm CMOS technology platform with low-k copper interconnects for advanced system-on-chip (SoC) [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 157 - 162