SRAM Read/Write Margin Enhancements Using FinFETs

被引:46
作者
Carlson, Andrew [1 ]
Guo, Zheng [1 ]
Balasubramanian, Sriram [1 ]
Zlatanovici, Radu [1 ]
Liu, Tsu-Jae King [1 ]
Nikolic, Borivoje [1 ]
机构
[1] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
FinFET; SRAM; variation; pass-gate feedback; pull-up write gating; MOSFET; CELLS;
D O I
10.1109/TVLSI.2009.2019279
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Process-induced variations and sub-threshold leakage in bulk-Si technology limit the scaling of SRAM into sub-32 nm nodes. New device architectures are being considered to improve V-T control and reduce short channel effects. Among the likely candidates, FinFETs are the most attractive option because of their good scalability and possibilities for further SRAM performance and yield enhancement through independent gating. The enhancements to read/write margins and yield are investigated in detail for two cell designs employing independently gated FinFETs. It is shown that FinFET-based 6-T SRAM cells designed with pass-gate feedback (PGFB) achieve significant improvements in the cell read stability without area penalty. The write-ability of the cell can be improved through the use of pull-up write gating (PUWG) with a separate write word line (WWL). The benefits of these two approaches are complementary and additive, allowing for simultaneous read and write yield enhancements when the PGFB and PUWG designs are used in combination.
引用
收藏
页码:887 / 900
页数:14
相关论文
共 45 条
  • [1] [Anonymous], P INT SOL STAT CIRC
  • [2] Layout options for stability tuning of SRAM cells in Multi-Gate-FET technologies
    Bauer, F.
    von Arnim, K.
    Pacha, C.
    Schulz, T.
    Fulde, M.
    Nackaerts, A.
    Jurczak, M.
    Xiong, W.
    San, K. T.
    Cleavelin, C. -R.
    Schruefer, K.
    Georgakos, G.
    Schmitt-Landsiedel, D.
    [J]. ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 392 - +
  • [3] Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
  • [4] Cakici T, 2007, ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, P127
  • [5] Carlson A., 2006, 2006 IEEE International SOI Conference (IEEE Cat. No. 06CH37786), P105, DOI 10.1109/SOI.2006.284456
  • [6] A 5.3GHz 8T-SRAM with operation down to 0.41V in 65nm CMOS
    Chang, Leland
    Nakamura, Yutaka
    Montoye, Robert K.
    Sawada, Jim
    Martin, Andrew K.
    Kinoshita, Kiyofumi
    [J]. 2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, : 252 - 253
  • [7] Ultrathin-body SOI MOSFET for deep-sub-tenth micron era
    Choi, YK
    Asano, K
    Lindert, N
    Subramanian, V
    King, TJ
    Bokor, J
    Hu, CM
    [J]. IEEE ELECTRON DEVICE LETTERS, 2000, 21 (05) : 254 - 255
  • [8] Colinge J. P., 1990, International Electron Devices Meeting 1990. Technical Digest (Cat. No.90CH2865-4), P595, DOI 10.1109/IEDM.1990.237128
  • [9] REDUCTION OF FLOATING SUBSTRATE EFFECT IN THIN-FILM SOI MOSFETS
    COLINGE, JP
    [J]. ELECTRONICS LETTERS, 1986, 22 (04) : 187 - 188
  • [10] Validated 90nm CMOS technology platform with low-k copper interconnects for advanced system-on-chip (SoC)
    Devoivre, T
    Lunenborg, M
    Julien, C
    Carrere, JP
    Ferreira, P
    Toren, WJ
    VandeGoor, A
    Gayet, P
    Berger, T
    Hinsinger, O
    Vannier, P
    Trouiller, Y
    Rody, Y
    Goirand, PJ
    Palla, R
    Thomas, I
    Guyader, F
    Roy, D
    Borot, B
    Planes, N
    Naudet, S
    Pico, F
    Duca, D
    Lalanne, F
    Heslinga, D
    Haond, M
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 157 - 162