Fault Tolerant Reversible Logic Synthesis: Carry Look-Ahead and Carry-Skip Adders

被引:31
作者
Islam, Md. Saiful [1 ]
Rahman, Muhammad Mahbubur [2 ]
Begum, Zerina [1 ]
Hafiz, Mohd. Zulfiquar [1 ]
机构
[1] Univ Dhaka, Inst Informat Technol, Dhaka 1000, Bangladesh
[2] Amer Int Univ, Dept Comp Sci, Dhaka 1213, Bangladesh
来源
2009 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTATIONAL TOOLS FOR ENGINEERING APPLICATIONS | 2009年
关键词
D O I
10.1109/ACTEA.2009.5227871
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
Irreversible logic circuits dissipate heat for every bit of information that is lost. Information is lost when the input vector cannot be recovered from its corresponding output vector. Reversible logic circuit naturally takes care of heating because it implements only the functions that have one-to-one mapping between its input and output vectors. Therefore reversible logic design becomes one of the promising research directions in low power dissipating circuit design in the past few years and has found its application in low power CMOS design, digital signal processing and nanotechnology. This paper presents the efficient approaches for designing reversible fast adders that implement carry look-ahead and carry-skip logic. The proposed 16-bit high speed reversible adder will include IG gates for the realization of its basic building block. The IG gate is universal in the sense that it can be used to synthesize any arbitrary Boolean-functions. The IG gate is parity preserving, that is, the parity of the inputs matches the parity of the outputs. It allows any fault that affects no more than a single signal readily detectable at the circuit's primary outputs. Therefore, the proposed high speed adders will have the inherent opportunity of detecting errors in its output side. It has also been demonstrated that the proposed design offers less hardware complexity and is efficient in terms of gate count, garbage outputs and constant inputs than the existing counterparts.
引用
收藏
页码:396 / +
页数:3
相关论文
共 16 条
  • [1] LOGICAL REVERSIBILITY OF COMPUTATION
    BENNETT, CH
    [J]. IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 1973, 17 (06) : 525 - 532
  • [2] Efficient adder circuits based on a conservative reversible logic gate
    Bruce, JW
    Thornton, MA
    Shivakumaraiah, L
    Kokate, PS
    Li, X
    [J]. ISVLSI 2000: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI - NEW PARADIGMS FOR VLSI SYSTEMS DESIGN, 2002, : 83 - 88
  • [3] FEYNMAN RP, 1985, OPT NEWS, V11, P11, DOI [10.1364/ON.11.2.000011, DOI 10.1364/ON.11.2.000011]
  • [4] CONSERVATIVE LOGIC
    FREDKIN, E
    TOFFOLI, T
    [J]. INTERNATIONAL JOURNAL OF THEORETICAL PHYSICS, 1982, 21 (3-4) : 219 - 253
  • [5] Haghparast Majid, 2008, American Journal of Applied Sciences, V5, P519, DOI 10.3844/ajassp.2008.519.523
  • [6] Low cost quantum realization of reversible multiplier circuit
    Islam, M.S.
    Rahman, M.M.
    Begum, Z.
    Hafiz, M.Z.
    [J]. Information Technology Journal, 2009, 8 (02) : 208 - 213
  • [7] Islam M. S., 2004, P 10 INT S INT CIRC, P9
  • [8] ISLAM MS, 2009, P IEEE INT C TEST DI
  • [9] ISLAM MS, 2004, P 7 INT C COMP INF T, P378
  • [10] ISLAM MS, 2008, BANGLADESH ACAD SCI, V32, P193