Millimeter-Wave Vertical III-V Nanowire MOSFET Device-to-Circuit Co-Design

被引:7
作者
Andric, Stefan [1 ]
Fhager, Lars Ohlsson [1 ]
Wernersson, Lars-Erik [1 ]
机构
[1] Lund Univ, Dept Elect & Informat Technol, S-22100 Lund, Sweden
基金
欧盟地平线“2020”;
关键词
Logic gates; MOSFET; Metals; Capacitance; Performance evaluation; Nanoscale devices; Resistance; III-V MOSFETs; Vertical MOSFETs; circuits; feedback; unilateral; LNA; noise; RF; mm-wave; communication; TRANSPORT MODEL; NOISE-FIGURE; TRANSISTORS; BANDWIDTH; BAND; SI;
D O I
10.1109/TNANO.2021.3080621
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertical III-V nanowire MOSFETs show potential towards the ultimate transistor scaling. A high transconductance and current density are achieved based on the gate-all-around architecture. This work presents a high-frequency design of such devices, achieving more than 600 GHz cut-off frequencies (f(T), f(max)), at 20 nm gate length. Furthermore, capacitance design and scaling trends, supported by COMSOL Multiphysics simulations derive state-of-the-art parasitics magnitudes for vertical devices in general, reaching gate-drain capacitance values of 17 aF/wire, corresponding to 0.2 fF/mu m. A unique co-designed feedback resonant circuit makes the device unilateral, exhibiting up to 15 dB gain in D-band at 0.5 V supply, and with a current density of 0.5 mA/mu m. Finally, a 2-stage low noise amplifier is designed using an optimum matching concept to utilize the full available bandwidth. The resulting circuit performance is independent of transistor gate length, since any decrease in device intrinsic capacitance is assisted by an increase in device overlap capacitances in a setting unique to a current implementation of vertical nanowire MOSFETs. With this approach, amplifiers are designed with more than 20 dB gain and minimum noise figure of 2.5 dB in a simulation environment at 140 GHz. The proposed technology and design platform show a great potential in future low-power communication systems.
引用
收藏
页码:434 / 440
页数:7
相关论文
共 39 条
[1]  
Andric S., 2021, P EUR MICR INT CIRC
[2]   Low-temperature back-end-of-line technology compatible with III-V nanowire MOSFETs [J].
Andric, Stefan ;
Fhager, Lars Ohlsson ;
Lindelow, Fredrik ;
Kilpi, Olli-Pekka ;
Wernersson, Lars-Erik .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2019, 37 (06)
[3]   Low-Temperature Front-Side BEOL Technology with Circuit Level Multiline Thru-Reflect-Line Kit for III-V MOSFETs on Silicon [J].
Andric, Stefan ;
Ohlsson, Lars ;
Wernersson, Lars-Erik .
2019 92ND ARFTG MICROWAVE MEASUREMENT CONFERENCE (ARFTG), 2019,
[4]  
Ben Yishay R, 2015, 2015 IEEE 15TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), P15, DOI 10.1109/SIRF.2015.7119860
[5]   A transmission line method for evaluation of vertical InAs nanowire contacts [J].
Berg, M. ;
Svensson, J. ;
Lind, E. ;
Wernersson, L. -E. .
APPLIED PHYSICS LETTERS, 2015, 107 (23)
[6]  
Carpenter S., 2014, 2014 IEEE Compound Semiconductor Integrated Circuit Symposium (CSICS), P1
[7]   Closed-Form Solutions for the Design of Optimum Matching Networks [J].
Dawson, Dale E. .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (01) :121-129
[8]   Nanometre-scale electronics with III-V compound semiconductors [J].
del Alamo, Jesus A. .
NATURE, 2011, 479 (7373) :317-323
[9]  
Fano R. M., 1950, Journal of the Franklin Institute, V249, P57, DOI 10.1016/0016-0032(50)90006-8
[10]   A Broadband Direct Conversion Transmitter/Receiver at D-band Using CMOS 22nm FDSOI [J].
Farid, Ali A. ;
Simsek, Arda ;
Ahmed, Ahmed S. H. ;
Rodwell, Mark J. W. .
2019 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM (RFIC), 2019, :135-138