Novel topologies for time-interleaved delta-sigma modulators

被引:30
|
作者
Kozak, M [1 ]
Kale, I [1 ]
机构
[1] Univ Westminster, Appl DSP & VLSI Res Grp, CMSA, Dept Elect Syst, London W1M 8JS, England
来源
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING | 2000年 / 47卷 / 07期
关键词
Delta Sigma modulators; interpolation; time-interleaving; wide bandwidth conversion;
D O I
10.1109/82.850423
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An elegant way to decrease the operation speed or equivalently to increase the conversion bandwidth of Delta Sigma modulators is via exploitation the time-interleaving approach, Recently, we have proposed a novel method to obtain efficient architectures for time-interleaved Delta Sigma modulators. In this paper, we extend this method to a sub-class of modulators containing cascaded integrators with weighted feedforward summation and cascaded integrators with distributed feedback as well as feedforward branch topologies. A new time-interleaving concept based on zero-insertion interpolation is also proposed, which eliminates the high-sampling-rate multiplexer at the input stage, resulting in a further significant simplification in hardware complexity. In this approach, the input signal is sampled at the operation frequency of the channels and applied only to the first channel, whereas all other channels are fed with zeros all the time. The low-pass filter at the output of the modulator serves two purposes: 1) it rejects the spectral replicas of the input signal and 2) it attenuates the out-of-band quantization noise.
引用
收藏
页码:639 / 654
页数:16
相关论文
共 50 条
  • [1] Continuous-Time Delta-Sigma Modulators With Time-Interleaved FIR Feedback
    Jain, Ankesh
    Pavan, Shanthi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (02) : 434 - 443
  • [2] Combining Multipath and Single-Path Time-Interleaved Delta-Sigma Modulators
    Gharbiya, Ahmed
    Johns, David A.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2008, 55 (12) : 1224 - 1228
  • [3] Time-interleaved Delta-Sigma modulators using zero-insertion interpolation
    Kozak, M
    Kale, I
    PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 1406 - 1409
  • [4] Time-interleaved multirate sigma-delta modulators
    Colodro, F.
    Torralba, A.
    Laguna, M.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (10) : 1026 - 1030
  • [5] Time-interleaved multirate sigma-delta modulators
    Colodro, F
    Torralba, A
    Laguna, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5581 - 5584
  • [6] Analysis of time-interleaved delta-sigma analog to digital converter
    Nguyen, V
    Loumeau, P
    Naviner, JF
    IEEE 55TH VEHICULAR TECHNOLOGY CONFERENCE, VTC SPRING 2002, VOLS 1-4, PROCEEDINGS, 2002, : 1594 - 1597
  • [7] Efficient architectures for time-interleaved oversampling delta-sigma converters
    Kozak, M
    Karaman, M
    Kale, I
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (08): : 802 - 810
  • [8] An area efficient time-interleaved parallel delta-sigma A/D converter
    Eshraghi, A
    Fiez, T
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A386 - A389
  • [9] A novel noise-coupled time-interleaved delta-sigma modulator with analysis of practical limitations
    Mahmud Abdoli
    Esmaeil Najafi Aghdam
    Firoz Hemmati
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 389 - 401
  • [10] A novel noise-coupled time-interleaved delta-sigma modulator with analysis of practical limitations
    Abdoli, Mahmud
    Aghdam, Esmaeil Najafi
    Hemmati, Firoz
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (02) : 389 - 401