Power and area-efficient static current mode logic frequency divider in 180-nm complementary metal-oxide-semiconductor technology

被引:3
作者
Maity, Subhanil [1 ]
Jana, Sanjay Kumar [1 ]
Som, Indranil [2 ]
Bhattacharyya, Tarun Kanti [2 ]
机构
[1] Natl Inst Technol Sikkim, Dept Elect & Commun Engn, Ravangla 737139, Sikkim, India
[2] Indian Inst Technol Kharagpur, Dept Elect & Elect Commun Engn, Kharagpur, W Bengal, India
关键词
divide-by-2; divide-by-5; frequency dividers; high speed; low power consumption; MOS current mode logic (MCML); LOCKING-RANGE;
D O I
10.1002/cta.3081
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents power and area optimized, high-speed metal-oxide-semiconductor (MOS) current mode logic (MCML)-based frequency dividers. Each differential pair in the divider is sized separately to minimize the overall power consumption. The divide-by-2 frequency divider has been realized in a 180-nm complementary MOS (CMOS) process technology, and postlayout simulation results show that the proposed frequency divider can work up to an operating frequency of 18.8 GHz in the worst-case process corner with a maximum power dissipation of 1.715 mW under 1.8-V supply. It gives a bandwidth of 19.9 GHz which ranges from 1 to 20.9 GHz. The divider occupies a 0.106 x 0.09 mm(2) area. The performance corresponds to the figure of merit (FoM) of 43.61 dB. The same optimized latches and two EX-OR gates are used to design a divide-by-5 frequency divider that is also realized in 180-nm CMOS process technology. The postlayout simulation results show that the proposed divide-by-5 frequency divider can faithfully work up to an operating frequency of 12.12 GHz in worst-case process corner with an excellent power head performance. The maximum power dissipation of the core circuit is 1.39 mW under 1.8-V supply. It occupies a 0.166 x 0.116 mm(2) area. The performance corresponds to the FoM of 26.56 dB which compares favorably with the state of the art.
引用
收藏
页码:2396 / 2410
页数:15
相关论文
共 26 条
[1]   Graph Aware Caching Policy For Distributed Graph Stores [J].
Aksu, Hidayet ;
Canim, Mustafa ;
Chang, Yuan-Chi ;
Korpeoglu, Ibrahim ;
Ulusoy, Ozgur .
2015 IEEE INTERNATIONAL CONFERENCE ON CLOUD ENGINEERING (IC2E 2015), 2015, :6-15
[2]   What Will 5G Be? [J].
Andrews, Jeffrey G. ;
Buzzi, Stefano ;
Choi, Wan ;
Hanly, Stephen V. ;
Lozano, Angel ;
Soong, Anthony C. K. ;
Zhang, Jianzhong Charlie .
IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2014, 32 (06) :1065-1082
[3]   Low-Voltage K-Band Divide-by-3 Injection-Locked Frequency Divider With Floating-Source Differential Injector [J].
Chen, Yi-Tsung ;
Li, Ming-Wei ;
Kuo, Hsin-Chih ;
Huang, Tzuen-Hsi ;
Chuang, Huey-Ru .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2012, 60 (01) :60-67
[4]  
Ghilioni A., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P282, DOI 10.1109/ISSCC.2011.5746319
[5]  
Hietanen M., 2019, 2019 IEEE 19 TOP M, P1
[6]  
Huang TH, 2012, PROCEEDINGS OF THE 2012 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), P68, DOI 10.1109/RFIT.2012.6401616
[7]   Distributed Injection-Locked Frequency Dividers [J].
Imani, Alireza ;
Hashemi, Hossein .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (08) :2083-2093
[8]   Injection-Locked Frequency Divider With a Resistively Distributed Resonator for Wide-Locking-Range Performance [J].
Jang, Sheng-Lyang ;
Lai, Wen-Cheng ;
Lin, Guan-Yu ;
Huang, Chung Yi .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2019, 67 (02) :505-517
[9]   Wide-band dual-resonance capacitive cross-coupled divide-by-5 injection-locked frequency divider [J].
Jang, Sheng-Lyang ;
Lu, Kei-Wu ;
Huang, Yi-Ru .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2018, 46 (03) :683-690
[10]   Divide-by-2 LC injection-locked frequency divider with wide locking range at low and high injection powers [J].
Jang, Sheng-Lyang ;
Liu, Yi-You ;
Fang, Chih-Han ;
Lai, Wen Cheng ;
Juang, Miin-Horng .
INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2016, 44 (12) :2174-2182