A digital background calibration technique for SAR ADC based on capacitor swapping

被引:0
作者
Du, Ling [1 ]
Ning, Ning [1 ]
Wu, Shuangyi [1 ]
Yu, Qi [1 ]
Liu, Yang [1 ]
机构
[1] Univ Elect Sci & Technol China, State Key Lab Elect Thin Films & Integrated Devic, Chengdu 610054, Peoples R China
来源
IEICE ELECTRONICS EXPRESS | 2014年 / 11卷 / 12期
关键词
analog-to-digital conversion; capacitor mismatch; digital background calibration; SAR ADC;
D O I
10.1587/elex.11.20140325
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A digital background calibration technique that compensates for capacitor mismatches is proposed for successive approximation register analog-to-digital converter (SAR ADC). The technique is implemented in the SAR ADC based on tri-level switching. The termination capacitor in the digital-to-analog converter is considered as a reference capacitor and the digital weights of all other unit capacitors are corrected with respect to the reference capacitor. Behavior simulation is performed to verify the proposed calibration technique by using a 12-bit SAR ADC with 3% random capacitor mismatch. The simulation result shows that the signal-to-noise and distortion ratio is improved from 57.1 dB to 72.0 dB and the spurious free dynamic range is improved from 62.0 dB to 82.6 dB.
引用
收藏
页数:11
相关论文
共 7 条
[1]  
Cheong J. H., 2011, IEEE T CIRCUITS-II, V58, P502, DOI [10.1109/TCSII.2011.2158728, DOI 10.1109/TCSII.2011.2158728]
[2]   A 550-μW 10-b 40-MS/s SAR ADC With Multistep Addition-Only Digital Error Correction [J].
Cho, Sang-Hyun ;
Lee, Chang-Kyo ;
Kwon, Jong-Kee ;
Ryu, Seung-Tak .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (08) :1881-1892
[3]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[4]   A 12-bit, 45-MS/s, 3-mW Redundant Successive-Approximation- Register Analog-to-Digital Converter With Digital Calibration [J].
Liu, Wenbo ;
Huang, Pingli ;
Chiu, Yun .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (11) :2661-2672
[5]   All-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture [J].
McNeill, John A. ;
Chan, Ka Yan ;
Coln, Michael C. W. ;
David, Christopher L. ;
Brenneman, Cody .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (10) :2355-2365
[6]   Digitally Calibrated 768-kS/s 10-b Minimum-Size SAR ADC Array With Dithering [J].
Xu, Ruoyu ;
Liu, Bing ;
Yuan, Jie .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (09) :2129-2140
[7]   A 10-bit 100-MS/s Reference-Free SAR ADC in 90 nm CMOS [J].
Zhu, Yan ;
Chan, Chi-Hang ;
Chio, U-Fat ;
Sin, Sai-Weng ;
U, Seng-Pan ;
Martins, Rui Paulo ;
Maloberti, Franco .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (06) :1111-1121