On the Implementation of Time-Multiplexed Frequency-Response Masking Filters

被引:5
|
作者
Alam, Syed Asad [1 ,2 ]
Gustafsson, Oscar [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, Div Comp Engn, SE-58183 Linkoping, Sweden
[2] Namal Coll, Dept Elect Engn, Mianwali 42200, Pakistan
关键词
Frequency-response masking; FIR filter; FPGA; time-multiplexing; ASIC; memories; architecture; FIR FILTERS; COMPLEXITY REDUCTION; FPGA IMPLEMENTATION; DESIGN;
D O I
10.1109/TSP.2016.2557298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The complexity of narrow transition band FIR filters is high and can be reduced by using frequency-response masking (FRM) techniques. These techniques use a combination of periodic model filters and, possibly periodic, masking filters. Time-multiplexing is in general beneficial since only rarely does the technology bound maximum obtainable clock frequency and the application determined required sample rate correspond. Therefore, architectures for time-multiplexed FRM filters that benefit from the inherent sparsity of the periodic filters are introduced in this paper. We show that FRM filters not only reduce the number of multipliers needed, but also have benefits in terms of memory usage. Despite the total amount of samples to be stored is larger for FRM, it results in fewer memory resources needed in FPGAs and more energy efficient memory schemes in ASICs. In total, the power consumption is significantly reduced compared with a single-stage implementation. Furthermore, we show that the choice of the interpolation factor that gives the least complexity for the periodic model filter and subsequent masking filter(s) is a function of the time-multiplexing factor, meaning that the minimum number of multipliers not always corresponds to the minimum number of multiplications. Both single-port and dual-port memories are considered, and the involved tradeoff in number of multipliers and memory complexity is illustrated. The results show that, for FPGA implementation, the power reduction ranges from 23% to 68% for the considered examples.
引用
收藏
页码:3933 / 3944
页数:12
相关论文
共 50 条
  • [11] Implementation of Time-Multiplexed Sparse Periodic FIR Filters for FRM on FPGAs
    Alam, Syed Asad
    Gustafsson, Oscar
    2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 661 - 664
  • [12] Design Equations for Jointly Optimized Frequency-Response Masking Filters
    Jianghong Yu
    Yong Lian
    Circuits, Systems & Signal Processing, 2007, 26 : 27 - 42
  • [13] On Low-Delay Frequency-Response Masking FIR Filters
    Linnea Rosenbaum
    Hakan Johansson
    Circuits, Systems & Signal Processing, 2007, 26 : 1 - 25
  • [14] Design of Recursive Filters Using Frequency-Response Masking Technique
    Liu, Qinglai
    Lim, Yong Ching
    Lin, Zhiping
    2018 IEEE 23RD INTERNATIONAL CONFERENCE ON DIGITAL SIGNAL PROCESSING (DSP), 2018,
  • [15] On low-delay frequency-response masking FIR filters
    Rosenbaum, Linnea
    Johansson, Hakan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2007, 26 (01) : 1 - 25
  • [16] Design equations for jointly optimized frequency-response masking filters
    Yu, Jianghong
    Lian, Yong
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2007, 26 (01) : 27 - 42
  • [17] A modified frequency-response masking structure for high-speed FPGA implementation of sharp FIR filters
    Lian, Y
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2003, 12 (05) : 643 - 654
  • [18] Optimal Design of Frequency-Response Masking Filters With Reduced Group Delays
    Liu, Yongzhi
    Lin, Zhiping
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1560 - 1570
  • [19] REDUCING THE COMPLEXITY OF FREQUENCY-RESPONSE MASKING FILTERS USING HALF-BAND FILTERS
    LIAN, Y
    LIM, YC
    SIGNAL PROCESSING, 1995, 42 (02) : 227 - 230
  • [20] Interpolation factor analysis for jointly optimized frequency-response masking filters
    Yu, JH
    Lian, Y
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2016 - 2019