Restructuring a software based MPEG-4 video decoder for short latency hardware acceleration

被引:0
作者
Boutellier, Jani [1 ]
Silven, Olli [1 ]
Erdelyi, Tamas [1 ]
机构
[1] Univ Oulu, Dept Elect & Informat Engn, Machine Vis Grp, POB 4500, FIN-90014 Oulu, Finland
来源
MULTIMEDIA ON MOBILE DEVICES 2007 | 2007年 / 6507卷
关键词
hardware accelerator; video decoding; MPEG-4;
D O I
10.1117/12.702333
中图分类号
TB8 [摄影技术];
学科分类号
0804 ;
摘要
The multimedia capabilities of emerging high-end battery powered mobile devices rely on monolithic hardware accelerators with long latencies to minimize interrupt and software overheads. When compared to pure software implementations, monolithic hardware accelerator solutions need an order of magnitude less power. However, they are rather inflexible and difficult to modify to provide support for multiple coding standards. A more flexible alternative is to employ finer grained short latency accelerators that implement the individual coding functions. Unfortunately, with this approach the software overheads can become very high, if interrupts are used for synchronizing the software and hardware. Preferably, the cost of hardware accelerator interfacing should be at the same level with software functions. In this paper we study the benefits attainable from such an approach. As a case study we restructure a MPEG-4 video decoder in a manner that enables the simultaneous decoding of multiple bit streams using short latency hardware accelerators. The approach takes multiple video bit streams as input and produces a multiplexed stream that is used to control the hardware accelerators without interrupts. The decoding processes of each stream can be considered as threads that share the same hardware resources. Software simulations predict that the energy efficiency of the approach would be significantly better than for a pure software implementation.
引用
收藏
页数:8
相关论文
共 10 条
  • [1] Bajaj R., 2004, IEEE T PARALLEL DIST, V15
  • [2] Parameterized dataflow modeling for DSP systems
    Bhattacharya, B
    Bhattacharyya, SS
    [J]. IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2001, 49 (10) : 2408 - 2421
  • [3] BROEKHOF P, MODELING XVID KAHN P
  • [4] DEGOEDE G, 2005, THESIS DELFT U TECHN
  • [5] KO D, 2005, P INT C AC SPEECH SI, V5, P69
  • [6] LEE EA, 1987, IEEE T COMPUTERS FEB
  • [7] Rintaluoma T, 2006, LECT NOTES COMPUT SC, V4017, P5, DOI 10.1007/11796435_3
  • [8] SILVEN O, 2006, P ELECT IMAGING SPIE, V6074
  • [9] Sriram S., 2000, Embedded Multiprocessors: Scheduling and Synchronization
  • [10] VAINIO K, 2006, THESIS U OULU