Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS

被引:0
作者
Harikumar, Prakash [1 ]
Wikner, J. Jacob [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
来源
2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2015年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a fast-settling reference voltage buffer (RVBuffer) which is used to buffer the high reference voltage in a 10-bit, 50 MS/s successive approximation register (SAR) ADC implemented in 65 nm CMOS. Though numerous publications on SAR ADCs have appeared in recent years, the role of RVBuffers in ensuring ADC performance, the associated design challenges and impact on power and FoM of the entire ADC have not been discussed in-depth. In this work, the speed limitation on precise settling of the digital-to-analog converter voltage (DAC) in a SAR ADC imposed by parasitic inductances of the bondwire and PCB trace is explained. The crucial design parameters for the reference voltage buffer in the context of the SAR ADC are derived. Post-layout simulation results for the RVBuffer are provided to verify settling-time, noise and PSRR performance. In post-layout simulation which includes the entire pad frame and associated parasitics, the SAR ADC achieves an ENOB of 9.25 bits at a supply voltage of 1.2 V, typical process corner and sampling frequency of 50 MS/s for near-Nyquist input. Excluding the reference voltage buffer, the ADC consumes 697 mu W and achieves an energy efficiency of 25 fJ/conversion-step while occupying a core area of 0.055 mm(2).
引用
收藏
页码:249 / 252
页数:4
相关论文
共 50 条
[41]   A 1 V 186-μW 50-MS/s 10-bit subrange SAR ADC in 130-nm CMOS process [J].
余明元 ;
李婷 ;
杨家琪 ;
张双双 ;
林福江 ;
贺林 .
Journal of Semiconductors, 2016, 37 (07) :128-134
[42]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[43]   A 10-bit 120-MS/s SAR ADC With Reference Ripple Cancellation Technique [J].
Shen, Yi ;
Tang, Xiyuan ;
Shen, Linxiao ;
Zhao, Wenda ;
Xin, Xin ;
Liu, Shubin ;
Zhu, Zhangming ;
Sathe, Visvesh S. ;
Sun, Nan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (03) :680-692
[44]   A 10-bit 120-MS/s SAR ADC with Reference Ripple Cancellation Technique [J].
Shen Y. ;
Tang X. ;
Shen L. ;
Zhao W. ;
Xin X. ;
Liu S. ;
Zhu Z. ;
Sathe V.S. ;
Sun N. .
Tang, Xiyuan (xitang@utexas.edu), 2020, Institute of Electrical and Electronics Engineers Inc., United States (55) :680-692
[45]   A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-μm SOI CMOS technology [J].
乔宁 ;
张国全 ;
杨波 ;
刘忠立 ;
于芳 .
半导体学报, 2012, 33 (09) :115-123
[46]   A 10-bit 10 MS/s SAR ADC with the Reduced Capacitance DAC [J].
Kuo, Hsuan-Lun ;
Lu, Chih-Wen ;
Lin, Shuw-Guann ;
Chang, Da-Chiang .
2016 5TH INTERNATIONAL SYMPOSIUM ON NEXT-GENERATION ELECTRONICS (ISNE), 2016,
[47]   An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement [J].
Chen Hongming ;
Hao Yueguo ;
Zhao Long ;
Cheng Yuhua .
JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
[48]   An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement [J].
陈宏铭 ;
郝跃国 ;
赵龙 ;
程玉华 .
Journal of Semiconductors, 2013, (09) :168-174
[49]   An area-efficient 55 nm 10-bit 1-MS/s SAR ADC for battery voltage measurement [J].
陈宏铭 ;
郝跃国 ;
赵龙 ;
程玉华 .
Journal of Semiconductors, 2013, 34 (09) :168-174
[50]   A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-μm CMOS [J].
Xie, Yi ;
Liang, Yuhua ;
Liu, Maliang ;
Liu, Shubin ;
Zhu, Zhangming .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) :26-30