Design of a Reference Voltage Buffer for a 10-bit 50 MS/s SAR ADC in 65 nm CMOS

被引:0
作者
Harikumar, Prakash [1 ]
Wikner, J. Jacob [1 ]
机构
[1] Linkoping Univ, Dept Elect Engn, SE-58183 Linkoping, Sweden
来源
2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS) | 2015年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design of a fast-settling reference voltage buffer (RVBuffer) which is used to buffer the high reference voltage in a 10-bit, 50 MS/s successive approximation register (SAR) ADC implemented in 65 nm CMOS. Though numerous publications on SAR ADCs have appeared in recent years, the role of RVBuffers in ensuring ADC performance, the associated design challenges and impact on power and FoM of the entire ADC have not been discussed in-depth. In this work, the speed limitation on precise settling of the digital-to-analog converter voltage (DAC) in a SAR ADC imposed by parasitic inductances of the bondwire and PCB trace is explained. The crucial design parameters for the reference voltage buffer in the context of the SAR ADC are derived. Post-layout simulation results for the RVBuffer are provided to verify settling-time, noise and PSRR performance. In post-layout simulation which includes the entire pad frame and associated parasitics, the SAR ADC achieves an ENOB of 9.25 bits at a supply voltage of 1.2 V, typical process corner and sampling frequency of 50 MS/s for near-Nyquist input. Excluding the reference voltage buffer, the ADC consumes 697 mu W and achieves an energy efficiency of 25 fJ/conversion-step while occupying a core area of 0.055 mm(2).
引用
收藏
页码:249 / 252
页数:4
相关论文
共 50 条
  • [21] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Arthur Lombardi Campos
    João Navarro
    Maximiliam Luppe
    Eduardo Rodrigues de Lima
    Analog Integrated Circuits and Signal Processing, 2021, 106 : 321 - 337
  • [22] A low-power 10-bit 0.01-to-12-MS/s asynchronous SAR ADC in 65-nm CMOS
    Campos, Arthur Lombardi
    Navarro, Joao
    Luppe, Maximiliam
    de Lima, Eduardo Rodrigues
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 106 (01) : 321 - 337
  • [23] A 10-bit 50-MS/s SAR ADC with Techniques for Relaxing the Requirement on Driving Capability of Reference Voltage Buffers
    Wan, Shao-Hua
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Huang, Guan-Ying
    Huang, Chun-Po
    Ren, Goh Jih
    Chiou, Kai-Tzeng
    Ho, Cheng-Hsun
    PROCEEDINGS OF THE 2013 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2013, : 293 - 296
  • [24] A 10-bit 30MS/s Subranging SAR ADC with a Triple Reference Voltage Technique
    Liao, Pao-Hua
    Wu, Wei-Ing
    Hwang, Yuh-Shyan
    2020 INTERNATIONAL SYMPOSIUM ON COMPUTER, CONSUMER AND CONTROL (IS3C 2020), 2021, : 150 - 153
  • [25] Design of a 10 bit 50MS/s SAR ADC in 14nm SOI FinFET CMOS
    Wang, Aili
    Wang, Yu
    Dhawan, Vandana
    Shi, Richard
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 85 - 86
  • [26] A 10-bit 300-MS/s asynchronous SAR ADC with strategy of optimizing settling time for capacitive DAC in 65 nm CMOS
    Liang, Yuhua
    Zhu, Zhangming
    Ding, Ruixue
    MICROELECTRONICS JOURNAL, 2015, 46 (10) : 988 - 995
  • [27] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhangming Zhu
    Qiyu Wang
    Yu Xiao
    Xiaoli Song
    Yintang Yang
    Analog Integrated Circuits and Signal Processing, 2013, 76 : 129 - 137
  • [28] An 8-bit 208 MS/s SAR ADC in 65 nm CMOS
    Zhu, Zhangming
    Wang, Qiyu
    Xiao, Yu
    Song, Xiaoli
    Yang, Yintang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 76 (01) : 129 - 137
  • [29] 10-bit SAR ADC Design in a Double-Poly 180 nm CMOS Process
    Dubovitskiy, Konstantin A.
    Liubavin, Kirill D.
    Ermakov, Igor, V
    Zubov, Igor A.
    Nuykin, Andrey, V
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 102 - 105
  • [30] A 10-bit 50-MS/s SAR ADC for Dual-Voltage Domain Portable Systems
    Tsai, Wei-Hao
    Kuo, Che-Hsun
    Chang, Soon-Jyh
    Lo, Li-Tse
    Wu, Ying-Cheng
    Chen, Chun-Jen
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2425 - 2428