Power Efficient Gigabit Communication Over Capacitively Driven RC-Limited On-Chip Interconnects

被引:54
作者
Mensink, Eisse [1 ]
Schinkel, Daniel [2 ]
Klumperink, Eric A. M. [3 ]
van Tuijl, Ed [2 ]
Nauta, Bram [3 ]
机构
[1] Bruco BV, NL-7623 CS Borne, Netherlands
[2] Axiom IC BV, NL-7521 PT Enschede, Netherlands
[3] Univ Twente, IC Design Grp, NL-7500 AE Enschede, Netherlands
关键词
Capacitive coupling; CMOS; communication techniques; decision feedback equalization; de-emphasis; equalization; low power electronics; low-swing; networks on chip; NoC; on-chip interconnects; on-chip wires; pre-emphasis; RC-limited interconnects; HIGH-SPEED;
D O I
10.1109/JSSC.2009.2036761
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a set of circuit techniques to achieve high data rate point-to-point communication over long on-chip RC-limited wire-pairs. The ideal line termination impedances for a flat transfer function with linear phase (pure delay) are derived, using an s-parameter wire-pair model. It is shown that a driver with series capacitance on the one hand and a resistive load on the other, are fair approximations of these ideal terminations in the frequency range of interest. From a perspective of power efficiency, a capacitive driver is preferred, as the series capacitance reduces the voltage swing along the line which reduces dynamic power consumption. To reduce cross-talk and maintain data integrity, parallel differential interconnects with alternatingly one or two twists are used. In combination with a low offset dynamic sense amplifier at the receiver, and a low-power decision feedback equalization technique with analog feedback, gigabit communication is demonstrated at very low power consumption. A point-to-point link on a 90 nm CMOS test chip achieves 2 Gb/s over 10 mm long interconnects, while consuming 0.28 pJ/bit corresponding to 28 fJ/bit/mm, which is much lower than competing designs.
引用
收藏
页码:447 / 457
页数:11
相关论文
共 23 条
[1]  
Bakoglu H., 1990, CIRCUITS INTERCONNEC
[2]   A 16 Gb/s adaptive bandwidth on-chip bus based on hybrid current/voltage mode signaling [J].
Bashirullah, R ;
Liu, WT ;
Cavin, R ;
Edwards, D .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (02) :461-473
[3]   Networks on chips: A new SoC paradigm [J].
Benini, L ;
De Micheli, G .
COMPUTER, 2002, 35 (01) :70-+
[4]  
Chang KIS, 2002, CRIT STUD, V18, P21
[5]  
CHANGKI K, 1999, P INT C VLSI CAD OCT, P388
[6]  
Dally WJ, 2001, DES AUT CON, P684, DOI 10.1109/DAC.2001.935594
[7]  
Ho R., 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P412, DOI 10.1109/ISSCC.2007.373469
[8]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504
[9]   High speed and low energy capacitively driven on-chip wires [J].
Ho, Ron ;
Ono, Tarik ;
Hopkins, Robert David ;
Chow, Alex ;
Schauer, Justin ;
Liu, Frankie Y. ;
Drost, Robert .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) :52-60
[10]   Pulsed current-mode signaling for nearly speed-of-light intrachip communication [J].
Jose, AP ;
Patounakis, G ;
Shepard, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (04) :772-780