Crosstalk noise analysis of on-chip interconnects for ternary logic applications using FDTD

被引:16
|
作者
Madhuri, Badugu Divya [1 ]
Sunithamani, S. [1 ]
机构
[1] Koneru Lakshmaiah Educ Fdn, Dept ECE, Guntur 522502, Andhra Pradesh, India
来源
MICROELECTRONICS JOURNAL | 2019年 / 93卷
关键词
Crosstalk; FDTD; Carbon nanotubes; On-chip interconnects; Ternary logic; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; SIGNAL INTEGRITY; DESIGN; ROBUST;
D O I
10.1016/j.mejo.2019.104633
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the crosstalk induced performance analysis of ternary logic coupled on-chip interconnects using an efficient mathematical model, finite-difference time-domain (FDTD) method. The complete driver-interconnect-load structure is analyzed for the realistic analysis of interconnects. The interconnect line is modeled by the FDTD method and standard ternary inverter driver is modeled by considering the quantum confinement effects. The crosstalk effects of functional and dynamic are examined for various test cases to examine the proposed model robustness. The length of on-chip ternary interconnects is varied from 200 to 1200 mu m, the numerical computations are carried out using matrix laboratory (MATLAB). The obtained proposed model results are compared with the HSPICE for verification. The average error for measuring the delay during the in-phase and out-phase switching is observed to be less than 1%. For the estimation of noise peak voltage, the average error is less than 2%. Moreover, the proposed model is found to be time efficient than the HSPICE simulations.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Dynamic Crosstalk Analysis in RLC Modeled Interconnects using FDTD Method
    Sharma, Devendra Kumar
    Mittal, Shailesh
    Kaushik, B. K.
    Sharma, R. K.
    Yadav, K. L.
    Majumder, M. K.
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTER AND COMMUNICATION TECHNOLOGY (ICCCT), 2012, : 326 - 330
  • [22] Inductance analysis of on-chip interconnects
    Kundu, S
    Ghoshal, U
    EUROPEAN DESIGN & TEST CONFERENCE - ED&TC 97, PROCEEDINGS, 1997, : 252 - 255
  • [23] Efficient coupled noise estimation for on-chip interconnects
    Devgan, A
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 147 - 151
  • [24] Crosstalk Delay and Reliability Analysis of Carbon Nanotube On-Chip Interconnects: Modelling and Optimization using Metaheuristic Algorithm
    Sharma, Ritika
    Rai, Mayank Kumar
    Khanna, Rajesh
    IETE JOURNAL OF RESEARCH, 2025, 71 (02) : 603 - 615
  • [25] Analysis of Crosstalk Effects for Multiwalled Carbon Nanotube Bundle Interconnects in Ternary Logic and Comparison With Cu Interconnects
    Khezeli, Maryam Rezaei
    Moaiyeri, Mohammad Hossein
    Jalali, Ali
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (01) : 107 - 117
  • [26] Information theoretic capacity of long on-chip interconnects in the presence of crosstalk
    Singhal, Rohit
    Choi, Gwan S.
    Mahapatra, Rabi
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 407 - +
  • [28] On-chip logic analysis
    Davis, S
    Nuth, R
    ELECTRONIC PRODUCTS MAGAZINE, 2000, : 11 - 12
  • [29] On-Chip Crosstalk Noise Reduction Model using interconnect optimization Techniques
    Hunagund, P. V.
    Kalpana, A. B.
    ICSE: 2008 IEEE INTERNATIONAL CONFERENCE ON SEMICONDUCTOR ELECTRONICS, PROCEEDINGS, 2008, : 87 - +
  • [30] Dynamic Crosstalk Analysis of CMOS Driven RLC Interconnects using FDTD Method
    Kumar, V. Ramesh
    Kaushik, B. K.
    Patnaik, A.
    2013 USNC-URSI RADIO SCIENCE MEETING (JOINT WITH AP-S SYMPOSIUM), 2013, : 80 - 80