High performance coreless flip-chip BGA packaging technology

被引:4
作者
Chang, David [1 ]
Wang, Y. P. [1 ]
Hsiao, C. S. [1 ]
机构
[1] Siliconware Precis Ind Co Ltd, 123 Sec 3,Da Fong Rd, Taichung, Taiwan
来源
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS | 2007年
关键词
D O I
10.1109/ECTC.2007.374035
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper described the shadow moire measurement of bare flip chip coreless and standard (3/2/3) BGA substrate to inspect the change of each thermal history (0hr, after pre-baking, IR-reflow), the warpage increased significantly on IR reflow peak temperature and largest warpage located around the C4 area of coreless FCBGA substrate and standard FCBGA substrate change was not obvious. Electrical performance was simulated by Ansoft Q3D and HFSS software, the coreless flip chip BGA substrate showed higher insertion loss and lower return loss than standard (3/2/3) flip chip BGA substrate. Bump stress, die stress and Cu trace stress of substrate were simulated by FEA (Finite Element Analysis) method, the results indicate that coreless flip chip BGA performs lower die stress and bump stress and higher trace stress than standard (3/2/3) flip-chip BGA. Furthermore, this study also found out the optimal assembly process condition. For the reliability evaluation, all of packages were subjected to pre-condition of JEDEC Level 3, TCT (Temperature Cycling Test), HTSL (High temperature Storage Life) and HAST (High accelerated stress test) and the results showed passed.
引用
收藏
页码:1765 / +
页数:2
相关论文
共 2 条
[1]  
DESMOND YR, P 2004 EL COMP TECHN
[2]  
IWATA Y, P 2002 EL COMP TECHN