The TaPaSCo Open-Source Toolflow for the Automated Composition of Task-Based Parallel Reconfigurable Computing Systems

被引:22
作者
Heinz, Carsten [1 ]
Hofmann, Jaco [1 ]
Korinth, Jens [1 ]
Sommer, Lukas [1 ]
Weber, Lukas [1 ]
Koch, Andreas [1 ]
机构
[1] Tech Univ Darmstadt, Darmstadt, Germany
来源
JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY | 2021年 / 93卷 / 05期
关键词
FPGA; Reconfigurable computing; Design space exploration; System-on-Chip design; Design automation; High-level synthesis; Scalability; Portability; TaPaSCo; Heterogeneous computing; Parallel computing; RISC-V;
D O I
10.1007/s11265-021-01640-8
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The integration of FPGA-based accelerators into a complete heterogeneous system is a challenging task faced by many researchers and engineers, especially now that FPGAs enjoy increasing popularity as implementation platforms for efficient, application-specific accelerators for domains such as signal processing, machine learning and intelligent storage. To lighten the burden of system integration from the developers of accelerators, the open-source TaPaSCo framework presented in this work provides an automated toolflow for the construction of heterogeneous many-core architectures from custom processing elements, and a simple, uniform programming interface to utilize spatially distributed, parallel computation on FPGAs. TaPaSCo aims to increase the scalability and portability of FPGA designs through automated design space exploration, greatly simplifying the scaling of hardware designs and facilitating iterative growth and portability across FPGA devices and families. This work describes TaPaSCo with its primary design abstractions and shows how TaPaSCo addresses portability and extensibility of FPGA hardware designs for systems-on-chip. A study of successful projects using TaPaSCo shows its versatility and can serve as inspiration and reference for future users, with more details on the usage of TaPaSCo presented in an in-depth case study and a short overview of the workflow.
引用
收藏
页码:545 / 563
页数:19
相关论文
共 72 条
[1]  
ADLER M, 2011, P INT S FIELD PROGR, P25
[2]  
Aldinucci M., 2017, PROGRAMMING MULTICOR
[3]   Chipyard: Integrated Design, Simulation, and Implementation Framework for Custom SoCs [J].
Amid, Alon ;
Biancolin, David ;
Gonzalez, Abraham ;
Grubb, Daniel ;
Karandikar, Sagar ;
Liew, Harrison ;
Magyar, Albert ;
Mao, Howard ;
Ou, Albert ;
Pemberton, Nathan ;
Rigge, Paul ;
Schmidt, Colin ;
Wright, John ;
Zhao, Jerry ;
Shao, Yakun Sophia ;
Asanovic, Krste ;
Nikolic, Borivoje .
IEEE MICRO, 2020, 40 (04) :10-20
[4]  
Asanovic K., 2016, The Rocket Chip Generator
[5]  
Baaij C., 2010, 2010 13 EUR C DIG SY
[6]  
Bachrach J, 2012, DES AUT CON, P1212
[7]  
BlueSpec Inc, 2003, BLUESPEC SYSTEMVERIL
[8]  
Brugnoni S., 2016, 3 INT WORKSH FPGAS S
[9]   The Garp architecture and C compiler [J].
Callahan, TJ ;
Hauser, JR ;
Wawrzynek, J .
COMPUTER, 2000, 33 (04) :62-+
[10]  
Canis A, 2011, FPGA 11: PROCEEDINGS OF THE 2011 ACM/SIGDA INTERNATIONAL SYMPOSIUM ON FIELD PROGRAMMABLE GATE ARRAYS, P33