Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology

被引:10
作者
Dadoria, Ajay Kumar [1 ]
Khare, Kavita [2 ]
机构
[1] Amity Univ Madhya Pradesh, Gwalior 474005, MP, India
[2] MANIT Bhopal, Bhopal 462003, MP, India
关键词
CNTFET; Chirality; Diameter; Threshold voltage; Energy gap; PFAL; POSITIVE-FEEDBACK; CARBON; CONSUMPTION; REDUCTION; MODEL;
D O I
10.1007/s00034-019-01059-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Miniaturization of semiconductor industries paved the way for rapid development in the field of digital electronics. In DSM range, power dissipation has become a major concern due to leakage currents; hence, researchers are continuously trying to evolve ways to mitigate this. Out of many such ways the use of carbon nanotube technology is a promising way to design low-power circuits, as carbon has a property of providing variable threshold voltage (V-TH) in N-type transistors. Here simulation results confirm that CNTFET has better performance than MOS and FinFET technologies in low-power world. In this paper existing and proposed adiabatic logic is implemented by CNTFET technology at 32nm in HSPICE by using Predictive Technology Model (PTM). Comparison of simulation results shows that proposed CNTFET-based ON-OFF-DCDB-PFAL adiabatic logic saves average power 94.33% in Buffer/NOT, 93.13% in NAND/AND, 93.14% in NOR/OR, 91.76% in XOR/XNOR when compared with 2N2N2P circuit at 10MHz frequency.
引用
收藏
页码:4338 / 4356
页数:19
相关论文
共 27 条
[1]   EXPERIMENTAL STUDY OF LOW SPEED SENSORLESS CONTROL OF PMSM DRIVE USING HIGH FREQUENCY SIGNAL INJECTION [J].
Agrawal, Jyoti ;
Bodkhe, Sanjay .
ADVANCES IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2016, 14 (01) :29-39
[2]   Carbon nanotubes - the route toward applications [J].
Baughman, RH ;
Zakhidov, AA ;
de Heer, WA .
SCIENCE, 2002, 297 (5582) :787-792
[3]  
Bhati Preeti, 2016, INT C EL EL OPT TECH
[4]   Simple model for positive-feedback adiabatic logic power consumption estimation [J].
Blotti, A ;
Di Pascoli, S ;
Saletti, R .
ELECTRONICS LETTERS, 2000, 36 (02) :116-118
[5]   Implementation of Subthreshold Adiabatic Logic for Ultralow-Power Application [J].
Chanda, Manash ;
Jain, Sankalp ;
De, Swapnadip ;
Sarkar, Chandan Kumar .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (12) :2782-2790
[6]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[7]   MINIMIZING POWER-CONSUMPTION IN DIGITAL CMOS CIRCUITS [J].
CHANDRAKASAN, AP ;
BRODERSEN, RW .
PROCEEDINGS OF THE IEEE, 1995, 83 (04) :498-523
[8]   Integrating sleep and pass transistor logic for leakage power reduction in FinFET circuits [J].
Dadoria, Ajay Kumar ;
Khare, Kavita ;
Gupta, Tarun K. ;
Khare, Nilay .
JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) :867-874
[9]  
Datta S., 2013, Quantum Transport: atom to Transistor
[10]  
DeeptiShinghal AmitSaxena, 2013, INT J ELECT COMMUNIC, V3, P108