Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology

被引:9
|
作者
Dadoria, Ajay Kumar [1 ]
Khare, Kavita [2 ]
机构
[1] Amity Univ Madhya Pradesh, Gwalior 474005, MP, India
[2] MANIT Bhopal, Bhopal 462003, MP, India
关键词
CNTFET; Chirality; Diameter; Threshold voltage; Energy gap; PFAL; POSITIVE-FEEDBACK; CARBON; CONSUMPTION; REDUCTION; MODEL;
D O I
10.1007/s00034-019-01059-4
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Miniaturization of semiconductor industries paved the way for rapid development in the field of digital electronics. In DSM range, power dissipation has become a major concern due to leakage currents; hence, researchers are continuously trying to evolve ways to mitigate this. Out of many such ways the use of carbon nanotube technology is a promising way to design low-power circuits, as carbon has a property of providing variable threshold voltage (V-TH) in N-type transistors. Here simulation results confirm that CNTFET has better performance than MOS and FinFET technologies in low-power world. In this paper existing and proposed adiabatic logic is implemented by CNTFET technology at 32nm in HSPICE by using Predictive Technology Model (PTM). Comparison of simulation results shows that proposed CNTFET-based ON-OFF-DCDB-PFAL adiabatic logic saves average power 94.33% in Buffer/NOT, 93.13% in NAND/AND, 93.14% in NOR/OR, 91.76% in XOR/XNOR when compared with 2N2N2P circuit at 10MHz frequency.
引用
收藏
页码:4338 / 4356
页数:19
相关论文
共 50 条
  • [1] Design and Analysis of Low-Power Adiabatic Logic Circuits by Using CNTFET Technology
    Ajay Kumar Dadoria
    Kavita Khare
    Circuits, Systems, and Signal Processing, 2019, 38 : 4338 - 4356
  • [2] Performance Analysis of CNTFET Based Low Energy and Low Power Adiabatic Logic Design
    Kashti, Vipin
    Bhaskar, Mahajan Sagar
    Padmanaban, Sanjeevikumar
    Charola, Shreyas
    Fedak, Viliam
    PROCEEDINGS OF THE 2017 IEEE SECOND INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES (ICECCT), 2017,
  • [3] Cascadable adiabatic logic circuits for low-power applications
    Reddy, N. S. S.
    Satyam, M.
    Kishore, K. L.
    IET CIRCUITS DEVICES & SYSTEMS, 2008, 2 (06) : 518 - 526
  • [4] Low-power register file based on adiabatic logic circuits
    Hu, Jianping
    Li, Hong
    Wu, Yangbo
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 382 - 392
  • [5] TECHNOLOGY FOR DESIGN OF LOW-POWER CIRCUITS
    BITTMANN, CA
    WILSON, GH
    WHITTIER, RJ
    WAITS, RK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1970, SC 5 (01) : 29 - +
  • [6] Design of Low-power Arithmetic Logic Circuits for 45 nm CMOS Technology
    Lagostina, Lorenzo
    2022 IEEE 21ST MEDITERRANEAN ELECTROTECHNICAL CONFERENCE (IEEE MELECON 2022), 2022, : 7 - 12
  • [7] Investigation of Wirelessly Powered Circuit for Low-Power Adiabatic Logic Circuits
    Sakai, Masashi
    Sekine, Toshikazu
    Takahashi, Yasuhiro
    2015 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), VOLS 1-3, 2015,
  • [8] A low-power multiplier using adiabatic CPL circuits
    Wang, Ling
    Hu, Jianping
    Dai, Jing
    2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2, 2007, : 21 - 24
  • [9] Design of Ternary Logic Circuits using CNTFET
    Prasad, Vikash
    Banerjee, Anirban
    Das, Debaprasad
    2018 INTERNATIONAL SYMPOSIUM ON DEVICES, CIRCUITS AND SYSTEMS (ISDCS), 2018,
  • [10] Design of the ultra low-power synchronizer using ADCL buffer for adiabatic logic
    Cho, Seung-Il
    Harada, Tomochika
    Yokoyama, Michio
    IEICE ELECTRONICS EXPRESS, 2012, 9 (20): : 1576 - 1585