Design error diagnosis and correction in VLSI digital circuits
被引:0
作者:
Veneris, AG
论文数: 0引用数: 0
h-index: 0
机构:
Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USAUniv Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
Veneris, AG
[1
]
Hajj, IN
论文数: 0引用数: 0
h-index: 0
机构:
Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USAUniv Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
Hajj, IN
[1
]
机构:
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
来源:
40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2
|
1998年
关键词:
D O I:
暂无
中图分类号:
TP [自动化技术、计算机技术];
学科分类号:
0812 ;
摘要:
With the increase in the complexity of VLSI circuit design and the corresponding increase in the number of logic gates on a chip, logic design errors can frequently occur. In this paper we present an efficient test-vector simulation approach for design error diagnosis when a small number of modifications can rectify the erroneous design. We also compare the quality of verification and diagnosis that test vector simulation offers for design errors with the one offered by BDDs and show the competitive performance of the former. Experimental results exhibit the robustness of our approach.