共 8 条
- [1] Allam M.W., 2000, P IEEE ACM INT S LOW, P145, DOI DOI 10.1145/344166.344562
- [2] Scaling challenges and device design requirements for high performance sub-50 nm gate length planar CMOS transistors [J]. 2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 174 - 175
- [3] Leakage-Biased Domino circuits for dynamic fine-grain leakage reduction [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 316 - 319
- [4] Kao J., 1999, ESSCIRC'99. Proceedings of the 25th European Solid-State Circuits Conference, P118
- [5] Kursun V, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P104
- [7] Liu CS, 2005, CMES-COMP MODEL ENG, V9, P151
- [8] Yang G, 2004, 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P222