Wide temperature spectrum low leakage dynamic circuit technique for sub-65nm CMOS technologies

被引:0
作者
Kursun, Volkan [1 ]
Liu, Zhiyu [1 ]
机构
[1] Univ Wisconsin, Dept Elect & Comp Engn, Madison, WI 53706 USA
来源
2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS | 2006年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new circuit technique is proposed in this paper for simultaneously reducing the subthreshold and gate oxide leakage power in domino logic circuits. PMOS-only sleep transistors are utilized along with a dual threshold voltage CMOS technology to place an idle domino circuit into a low leakage state. The effectiveness of the circuit technique is evaluated for a widetemperature spectrum, considering both long and short idle periods. Assuming a short idle period at a temperature of 110 degrees C, up to 95.6% reduction in leakage power is observed as compared to standard dual threshold voltage domino circuits. Alternatively, assuming a long idle period at the room temperature, the circuit technique reduces the leakage power by up to 96.9% as compared to the standard dual threshold voltage domino logic circuits. Furthermore, by employing PMOS-only sleep transistors, the presented circuit technique. reduces the total leakage power by up to 43.8% as compared to a previously published sleep scheme based on NMOS sleep transistors in a 45nm CMOS technology.
引用
收藏
页码:3854 / +
页数:2
相关论文
共 8 条
  • [1] Allam M.W., 2000, P IEEE ACM INT S LOW, P145, DOI DOI 10.1145/344166.344562
  • [2] Scaling challenges and device design requirements for high performance sub-50 nm gate length planar CMOS transistors
    Ghani, T
    Mistry, K
    Packan, P
    Thompson, S
    Stettler, M
    Tyagi, S
    Bohr, M
    [J]. 2000 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2000, : 174 - 175
  • [3] Leakage-Biased Domino circuits for dynamic fine-grain leakage reduction
    Heo, S
    Asanovic, K
    [J]. 2002 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2002, : 316 - 319
  • [4] Kao J., 1999, ESSCIRC'99. Proceedings of the 25th European Solid-State Circuits Conference, P118
  • [5] Kursun V, 2004, ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, P104
  • [6] Sleep switch dual threshold voltage domino logic with reduced standby leakage current
    Kursun, V
    Friedman, EG
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 485 - 496
  • [7] Liu CS, 2005, CMES-COMP MODEL ENG, V9, P151
  • [8] Yang G, 2004, 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P222