A 1.5 GHz phase-locked loop with leakage current suppression in 65 nm CMOS

被引:3
|
作者
Chang, J. -Y. [1 ]
Liu, S. -I.
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 10617, Taiwan
关键词
CIRCUITS;
D O I
10.1049/iet-cds.2009.0097
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the nanoscale CMOS process, the problem of leakage current causes the performance of the analog circuits to degrade. The leakage current of a loop filter, which is realised by MOS capacitors, significantly degrades the jitter performance of a phase-locked loop. A leakage suppression circuit is presented by using a combination of switchable varactors and current sources to compensate the leakage of MOS capacitors in a loop filter. This PLL has been fabricated in a 65 nm CMOS process and the core area is 0.4 x 0.5 mm(2). With the leakage suppression circuit, the peak-to-peak jitter and the rms jitter are 43 and 5.36 ps, respectively. The power is 17 mW for a 1.2 V supply.
引用
收藏
页码:350 / 358
页数:9
相关论文
共 50 条
  • [41] Impact of Gate Leakage on Performances of Phase-Locked Loop Circuit in Nanoscale CMOS Technology
    Chen, Jung-Sheng
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (08) : 1774 - 1779
  • [42] A Compact, Low Jitter, CMOS 65 nm 4.8-6 GHz Phase-Locked Loop for Applications in HEP Experiments Front-End Electronics
    Mazza, Giovanni
    Panati, Serena
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2018, 65 (05) : 1212 - 1217
  • [43] A single-event-hardened phase-locked loop fabricated in 130 nm CMOS
    Loveless, T. D.
    Massengill, L. W.
    Bhuva, B. L.
    Holman, W. T.
    Reed, R. A.
    McMorrow, D.
    Melinger, J. S.
    Jenkins, P.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2007, 54 (06) : 2012 - 2020
  • [44] Development of scalable frequency and power Phase-Locked Loop in 130 nm CMOS technology
    Firlej, M.
    Fiutowski, T.
    Idzik, M.
    Moron, J.
    Swientek, K.
    JOURNAL OF INSTRUMENTATION, 2014, 9
  • [45] An Area-Efficient CMOS Current-Mode Phase-Locked Loop
    DiClemente, D.
    Yuan, F.
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 574 - +
  • [46] A 40nm/65nm Process Adaptive Low Jitter Phase-Locked Loop
    Yuan Hengzhou
    Guo Yang
    Ma Zhuo
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 500 - 503
  • [47] A 21-GHz 8-modulus prescaler and a 20-GHz phase-locked loop fabricated in 130-nm CMOS
    Ding, Yanping
    O, Kenneth K.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (06) : 1240 - 1249
  • [48] A 5-GHz injection-locked phase-locked loop
    Plessas, F
    Kalivas, G
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2005, 46 (01) : 80 - 84
  • [49] A 1320 NM EXPERIMENTAL OPTICAL PHASE-LOCKED LOOP
    KAZOVSKY, LG
    ATLAS, DA
    IEEE PHOTONICS TECHNOLOGY LETTERS, 1989, 1 (11) : 395 - 397
  • [50] Design of radiation hard phase-locked loop at 2.5 GHz using SOS-CMOS
    Ghosh, Partha Pratim
    Lu Mingyu
    Jung Sungyong
    JOURNAL OF SYSTEMS ENGINEERING AND ELECTRONICS, 2009, 20 (06) : 1159 - 1166